#### **Features** - Internal control latches and address decoder - Short set-up and hold times - Wide operating voltage: 4.5V to 13.2V - 12Vpp analog signal capability - $R_{ON}$ 65 $\Omega$ max. @ $V_{DD}$ =12V, 25°C - $\Delta R_{ON} \le 10\Omega$ @ $V_{DD} = 12V$ , 25°C - Full CMOS switch for low distortion - Minimum feedthrough and crosstalk - Separate analog and digital reference supplies - Low power consumption ISO-CMOS technology ## **Applications** - Key systems - PBX systems - Mobile radio - Test equipment/instrumentation - Analog/digital multiplexers - Audio/Video switching ISSUE 2 November 1988 #### **Ordering Information** MT8816AC 40 Pin Ceramic DIP MT8816AE 40 Pin Plastic DIP MT8816AP 44 Pin PLCC -40° to 85°C ### Description The Mitel MT8816 is fabricated in MITEL's ISO-CMOS technology providing low power dissipation and high reliability. The device contains a 8 x 16 array of crosspoint switches along with a 7 to 128 line decoder and latch circuits. Any one of the 128 switches can be addressed by selecting the appropriate seven address bits. The selected switch can be turned on or off by applying a logical one or zero to the DATA input. V<sub>SS</sub> is the ground refer-ence of the digital inputs. The range of the analog signal is from $V_{\mbox{\scriptsize DD}}$ to $V_{\mbox{\scriptsize EE}}.$ Chip Select (CS) allows the crosspoint array to be cascaded for matrix expansion. Figure 1 - Functional Block Diagram Figure 2 - Pin Connections ## **Pin Description** | Pin #* | Name | Description | |--------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Y3 | Y3 Analog (Input/Output): this is connected to the Y3 column of the switch array. | | 2 | AY2 | Y2 Address Line (Input). | | 3 | RESET | Master RESET (Input): this is used to turn off all switches regardless of the condition of CS. Active High. | | 4,5 | AX3,AX0 | X3 and X0 Address Lines (Inputs). | | 6,7 | X14, X15 | X14 and X15 Analog (Inputs/Outputs): these are connected to the X14 and X15 rows of the switch array. | | 8-13 | X6-X11 | X6-X11 Analog (Inputs/Outputs): these are connected to the X6-X11 rows of the switch array. | | 14 | NC | No Connection | | 15 | Y7 | Y7 Analog (Input/Output): this is connected to the Y7 column of the switch array. | | 16 | V <sub>SS</sub> | Digital Ground Reference. | | 17 | Y6 | Y6 Analog (Input/Output): this is connected to the Y6 column of the switch array. | | 18 | STROBE | <b>STROBE (Input)</b> : enables function selected by address and data. Address must be stable before STROBE goes high and DATA must be stable on the falling edge of the STROBE. Active High. | | 19 | Y5 | Y5 Analog (Input/Output): this is connected to the Y5 column of the switch array. | | 20 | V <sub>EE</sub> | Negative Power Supply. | | 21 | Y4 | Y4 Analog (Input/Output): this is connected to the Y4 column of the switch array. | | 22, 23 | AX1,AX2 | X1 and X2 Address Lines (Inputs). | | 24, 25 | AY0,AY1 | Y0 and Y1 Address Lines (Inputs). | <sup>\*</sup> Plastic DIP and CERDIP only ### **Pin Description (continued)** | Pin #* | Name | Description | |---------|----------|-------------------------------------------------------------------------------------------------------------------------------------------| | 26, 27 | X13, X12 | X13 and X12 Analog (Inputs/Outputs): these are connected to the X13 and X12 rows of the switch array. | | 28 - 33 | X5-X0 | X5-X0 Analog (Inputs/Outputs): these are connected to the X5-X0 rows of the switch array. | | 34 | NC | No Connection. | | 35 | Y0 | Y0 Analog (Input/Output): this is connected to the Y0 column of the switch array. | | 36 | CS | Chip Select (Input): this is used to select the device. Active High. | | 37 | Y1 | Y1 Analog (Input/Output): this is connected to the Y1 column of the switch array. | | 38 | DATA | <b>DATA (Input)</b> : a logic high input will turn on the selected switch and a logic low will turn off the selected switch. Active High. | | 39 | Y2 | Y2 Analog (Input/Output): this is connected to the Y2 column of the switch array. | | 40 | $V_{DD}$ | Positive Power Supply. | <sup>\*</sup> Plastic DIP and CERDIP only ### **Functional Description** The MT8816 is an analog switch matrix with an array size of 8 x 16. The switch array is arranged such that there are 8 columns by 16 rows. The columns are referred to as the Y inputs/outputs and the rows are the X inputs/outputs. The crosspoint analog switch array will interconnect any X I/O with any Y I/O when turned on and provide a high degree of isolation when turned off. The control memory consists of a 128 bit write only RAM in which the bits are selected by the address inputs (AY0-AY2, AX0-AX3). Data is presented to the memory on the DATA input. Data is asynchronously written into memory whenever both the CS (Chip Select) and STROBE inputs are high and are latched on the falling edge of STROBE. A logical "1" written into a memory cell turns the corresponding crosspoint switch on and a logical "0" turns the crosspoint off. Only the crosspoint switches corresponding to the addressed memory location are altered when data is written into memory. The remaining switches retain their previous states. Any combination of X and Y inputs/outputs can be interconnected by establishing appropriate patterns in the control memory. A logical "1" on the RESET input will asynchronously return all memory locations to logical "0" turnina off all crosspoint switches regardless of whether CS is high or low. Two voltage reference pins (V<sub>SS</sub> and V<sub>EE</sub>) are provided for the MT8816 to enable switching of The range for digital negative analog signals. signals is from V<sub>DD</sub> to V<sub>SS</sub> while the range for analog signals is from V<sub>DD</sub> to V<sub>EE</sub>. V<sub>SS</sub> and V<sub>EE</sub> pins can be tied together if a single voltage reference is needed. #### **Address Decode** The seven address inputs along with the STROBE and CS (Chip Select) are logically ANDed to form an enable signal for the resettable transparent latches. The DATA input is buffered and is used as the input to all latches. To write to a location, RESET must be low and CS must go high while the address and data are set up. Then the STROBE input is set high and then low causing the data to be latched. The data can be changed while STROBE is high, however, the corresponding switch will turn on and off in accordance with the DATA input. DATA must be stable on the falling edge of STROBE in order for correct data to be written to the latch. ## **Absolute Maximum Ratings\***- Voltages are with respect to V<sub>EE</sub> unless otherwise stated. | | Parameter | | Symbol | Min | Max | Units | |---|------------------------------------------|-----|----------------------------------|----------------------|------------------------------|--------| | 1 | Supply Voltage | | $V_{DD} \ V_{SS}$ | -0.3<br>-0.3 | 16.0<br>V <sub>DD</sub> +0.3 | V<br>V | | 2 | Analog Input Voltage | | V <sub>INA</sub> | -0.3 | V <sub>DD</sub> +0.3 | V | | 3 | Digital Input Voltage | | V <sub>IN</sub> | V <sub>SS</sub> -0.3 | V <sub>DD</sub> +0.3 | V | | 4 | Current on any I/O Pin | | I | | ±15 | mA | | 5 | Storage Temperature | | T <sub>S</sub> | -65 | +150 | °C | | 6 | Package Power Dissipation PLASTIC CERDIP | DIP | P <sub>D</sub><br>P <sub>D</sub> | | 0.6<br>1.0 | W<br>W | Exceeding these values may cause permanent damage. Functional operation under these conditions is not implied. # $\textbf{Recommended Operating Conditions} \text{ - Voltages are with respect to V}_{\text{EE}} \text{ unless otherwise stated}.$ | | Characteristics | Sym | Min | Тур | Max | Units | Test Conditions | |---|-----------------------|------------------------------------|------------------------|-----|------------------------------|--------|-----------------| | 1 | Operating Temperature | T <sub>O</sub> | -40 | 25 | 85 | °C | | | 2 | Supply Voltage | V <sub>DD</sub><br>V <sub>SS</sub> | 4.5<br>V <sub>EE</sub> | | 13.2<br>V <sub>DD</sub> -4.5 | V<br>V | | | 3 | Analog Input Voltage | $V_{INA}$ | $V_{EE}$ | | $V_{DD}$ | V | | | 4 | Digital Input Voltage | V <sub>IN</sub> | V <sub>SS</sub> | | $V_{DD}$ | V | | ## **DC Electrical Characteristics** $^{\dagger}$ - Voltages are with respect to $V_{EE} = V_{SS} = 0V$ , $V_{DD} = 12V$ unless otherwise stated. | | Characteristics | Sym | Min | Typ <sup>‡</sup> | Max | Units | Test Conditions | |---|-------------------------------------------------|-------------------|---------------------|------------------|---------------------|-------|------------------------------------------------------------------| | 1 | Quiescent Supply Current | I <sub>DD</sub> | | 1 | 100 | μΑ | All digital inputs at $V_{IN}=V_{SS}$ or $V_{DD}$ | | | | | | 0.4 | 1.5 | mA | All digital inputs at $V_{IN}$ =2.4V + $V_{SS}$ ; $V_{SS}$ =7.0V | | | | | | 5 | 15 | mA | All digital inputs at V <sub>IN</sub> =3.4V | | 2 | Off-state Leakage Current (See G.9 in Appendix) | I <sub>OFF</sub> | | ±1 | ±500 | nA | $IV_{Xi} - V_{Yj}I = V_{DD} - V_{EE}$<br>See Appendix, Fig. A.1 | | 3 | Input Logic "0" level | V <sub>IL</sub> | | | 0.8+V <sub>SS</sub> | V | V <sub>SS</sub> =7.5V; V <sub>EE</sub> =0V | | 4 | Input Logic "1" level | V <sub>IH</sub> | 2.0+V <sub>SS</sub> | | | V | V <sub>SS</sub> =6.5V; V <sub>EE</sub> =0V | | 5 | Input Logic "1" level | V <sub>IH</sub> | 3.3 | | | V | | | 6 | Input Leakage (digital pins) | I <sub>LEAK</sub> | | 0.1 | 10 | μΑ | All digital inputs at $V_{IN} = V_{SS}$ or $V_{DD}$ | # DC Electrical Characteristics- Switch Resistance - V<sub>DC</sub> is the external DC offset applied at the analog I/O pins. | | Characteristics | Sym | 25 | s°C | 70 | )°C | 85 | s°C | Units | Test Conditions | |---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------|-----------------|-----|-----------------|-----|-----------------|-------|-----------------------------------------------------------------------------------------------------------------------------| | | | | Тур | Max | Тур | Max | Тур | Max | | | | 1 | $ \begin{array}{lll} \text{On-state} & \text{V}_{\text{DD}}\text{=}12\text{V} \\ \text{Resistance} & \text{V}_{\text{DD}}\text{=}10\text{V} \\ & \text{V}_{\text{DD}}\text{=}5\text{V} \\ \text{(See G.1, G.2, G.3 in} \\ \text{Appendix)} \end{array} $ | R <sub>ON</sub> | 45<br>55<br>120 | 65<br>75<br>185 | | 75<br>85<br>215 | | 80<br>90<br>225 | | $V_{SS}=V_{EE}=0V, V_{DC}=V_{DD}/2,$<br>$IV_{Xi}-V_{Yj}I=0.4V$<br>See Appendix, Fig. A.2 | | 2 | Difference in on-state<br>resistance between two<br>switches<br>(See G.4 in Appendix) | ΔR <sub>ON</sub> | 5 | 10 | | 10 | | 10 | | $V_{DD}$ =12V, $V_{SS}$ = $V_{EE}$ =0,<br>$V_{DC}$ = $V_{DD}$ /2,<br>$IV_{Xi}$ - $V_{Yj}I$ = 0.4V<br>See Appendix, Fig. A.2 | <sup>†</sup> DC Electrical Characteristics are over recommended temperature range. ‡ Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing. #### AC Electrical Characteristics<sup>†</sup> - Crosspoint Performance-Voltages are with respect to V<sub>DD</sub>=5V, V<sub>SS</sub>=0V, V<sub>EE</sub>=-7V, unless otherwise stated. | | Characteristics | Sym | Min | Typ <sup>‡</sup> | Max | Units | Test Conditions | |---|--------------------------------------------------------------------------------------------------|-------------------|-----|------------------|-----|-------|--------------------------------------------------------------------------------------------------------------------------| | 1 | Switch I/O Capacitance | C <sub>S</sub> | | 20 | | pF | f=1 MHz | | 2 | Feedthrough Capacitance | C <sub>F</sub> | | 0.2 | | pF | f=1 MHz | | 3 | Frequency Response<br>Channel "ON"<br>20LOG(V <sub>OUT</sub> /V <sub>Xi</sub> )=-3dB | F <sub>3dB</sub> | | 45 | | MHz | Switch is "ON"; $V_{INA} = 2Vpp$ sinewave; $R_L = 1k\Omega$ See Appendix, Fig. A.3 | | 4 | Total Harmonic Distortion (See G.5, G.6 in Appendix) | THD | | 0.01 | | % | Switch is "ON"; $V_{INA} = 2Vpp$<br>sinewave f= 1kHz; $R_L$ =1k $\Omega$ | | 5 | Feedthrough Channel "OFF" Feed.=20LOG (V <sub>OUT</sub> /V <sub>Xi</sub> ) (See G.8 in Appendix) | FDT | | -95 | | dB | All Switches "OFF"; $V_{INA}$ = 2Vpp sinewave f= 1kHz; $R_L$ = 1k $\Omega$ . See Appendix, Fig. A.4 | | 6 | Crosstalk between any two channels for switches Xi-Yi and | X <sub>talk</sub> | | -45 | | dB | $V_{INA}$ =2Vpp sinewave<br>f= 10MHz; R <sub>L</sub> = 75 $\Omega$ . | | | Xj-Yj. | | | -90 | | dB | $V_{INA}$ =2Vpp sinewave<br>f= 10kHz; R <sub>L</sub> = 600 $\Omega$ . | | | Xtalk=20LOG (V <sub>Yj</sub> /V <sub>Xi</sub> ). (See G.7 in Appendix). | | | -85 | | dB | $V_{INA}$ =2Vpp sinewave<br>f= 10kHz; R <sub>L</sub> = 1k $\Omega$ . | | | (Coo Cil III ppoliany) | | | -80 | | dB | $V_{INA}$ =2Vpp sinewave<br>f= 1kHz; R <sub>L</sub> = 10k $\Omega$ .<br>Refer to Appendix, Fig. A.5<br>for test circuit. | | 7 | Propagation delay through switch | t <sub>PS</sub> | | | 30 | ns | $R_L=1k\Omega; C_L=50pF$ | ## AC Electrical Characteristics<sup>†</sup> - Control and I/O Timings- Voltages are with respect to V<sub>DD</sub>=5V, V<sub>SS</sub>=0V, V<sub>EE</sub>=-7V, unless otherwise stated. | | Characteristics | Sym | Min | Typ <sup>‡</sup> | Max | Units | Test Conditions | |----|-------------------------------------------------------------------|--------------------|-----|------------------|-----|-------|---------------------------------------------------------------------------------------------------| | 1 | Control Input crosstalk to switch (for CS, DATA, STROBE, Address) | CX <sub>talk</sub> | | 30 | | mVpp | $V_{IN}$ =3V squarewave;<br>R <sub>IN</sub> =1kΩ, R <sub>L</sub> =10kΩ.<br>See Appendix, Fig. A.6 | | 2 | Digital Input Capacitance | C <sub>DI</sub> | | 10 | | pF | f=1MHz | | 3 | Switching Frequency | F <sub>O</sub> | | | 20 | MHz | | | 4 | Setup Time DATA to STROBE | t <sub>DS</sub> | 10 | | | ns | $R_L = 1k\Omega$ , $C_L = 50pF^{\oplus}$ | | 5 | Hold Time DATA to STROBE | t <sub>DH</sub> | 10 | | | ns | $R_L = 1k\Omega$ , $C_L = 50pF^{\oplus}$ | | 6 | Setup Time Address to STROBE | t <sub>AS</sub> | 10 | | | ns | $R_L = 1k\Omega$ , $C_L = 50pF^{\oplus}$ | | 7 | Hold Time Address to STROBE | t <sub>AH</sub> | 10 | | | ns | $R_L = 1k\Omega$ , $C_L = 50pF^{\oplus}$ | | 8 | Setup Time CS to STROBE | t <sub>CSS</sub> | 10 | | | ns | $R_L = 1k\Omega$ , $C_L = 50pF^{\oplus}$ | | 9 | Hold Time CS to STROBE | t <sub>CSH</sub> | 10 | | | ns | $R_L = 1k\Omega$ , $C_L = 50pF^{\oplus}$ | | 10 | STROBE Pulse Width | t <sub>SPW</sub> | 20 | | | ns | $R_L = 1k\Omega$ , $C_L = 50pF^{\oplus}$ | | 11 | RESET Pulse Width | t <sub>RPW</sub> | 40 | | | ns | $R_L = 1k\Omega$ , $C_L = 50pF^{\oplus}$ | | 12 | STROBE to Switch Status Delay | t <sub>S</sub> | | 40 | 100 | ns | $R_L=1k\Omega$ , $C_L=50pF$ ① | | 13 | DATA to Switch Status Delay | t <sub>D</sub> | | 50 | 100 | ns | $R_L = 1k\Omega$ , $C_L = 50pF^{-1}$ | | 14 | RESET to Switch Status Delay | t <sub>R</sub> | | 35 | 100 | ns | $R_L=1k\Omega$ , $C_L=50pF$ ① | <sup>†</sup> Timing is over recommended temperature range. See Fig. 3 for control and I/O timing details. ‡ Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing. Crosstalk measurements are for Plastic DIPS only, crosstalk values for PLCC packages are approximately 5dB better. <sup>†</sup> Timing is over recommended temperature range. See Fig. 3 for control and I/O timing details. Digital Input rise time (tr) and fall time (tf) = 5ns. ‡ Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing. ① Refer to Appendix, Fig. A.7 for test circuit. Figure 3 - Control Memory Timing Diagram <sup>\*</sup> See Appendix, Fig. A.7 for switching waveform | AX0 | AX1 | AX2 | AX3 | AY0 | AY1 | AY2 | Connection* | |--------------|----------|----------|--------------|--------------|----------|----------|------------------------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | X0-Y0 | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | X1-Y0 | | 0 | 1 | 0 | 0 | 0 | 0 | 0 | X2-Y0 | | 1 | 1 | 0 | 0 | 0 | 0 | 0 | X3-Y0 | | 0 | 0 | 1 | 0 | 0 | 0 | 0 | X4-Y0 | | 1 | 0 | 1 | 0 | 0 | 0 | 0 | X5-Y0 | | 0 | 1 | 1 | 0 | 0 | 0 | 0 | X12-Y0 | | 1 | 1 | 1 | 0 | 0 | 0 | 0 | X13-Y0 | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | X6-Y0 | | 1 | 0 | 0 | 1 | 0 | 0 | 0 | X7-Y0 | | 0 | 1 | 0 | 1 | 0 | 0 | 0 | X8-Y0 | | 1 | 1 | 0 | 1 | 0 | 0 | 0 | X9-Y0 | | 0 | 0 | 1 | 1 | 0 | 0 | 0 | X10-Y0 | | 1 | 0 | 1 | 1 | 0 | 0 | 0 | X11-Y0 | | 0 | 1 | 1 | 1 | 0 | 0 | 0 | X14-Y0 | | 1 | 1 | 1 | 1 | 0 | 0 | 0 | X15-Y0 | | Q | Q | Q | 9 | 1 | Q | Q | X0-Y1<br>↓ ↓ | | <b>\</b> | ↓ | ↓ | $\downarrow$ | $\downarrow$ | ↓ | ↓ | | | 1 | 1 | 1 | 1 | 1 | 0 | 0 | X15-Y1 | | Q | Q | Q | Q | Q | 1 | Q | X0-Y2 | | <b>V</b> | ↓ | ↓ | <b>V</b> | <b>V</b> | <b>V</b> | ↓ | $\downarrow\downarrow$ | | 1 | 1 | 1 | 1 | 0 | 1 | 0 | X15-Y2 | | Q | Q | Q | Q | 1 | 1 | Q | X0-Y3 | | <b>V</b> | <b>*</b> | <b>*</b> | <b>V</b> | <b>V</b> | <b>V</b> | <b>V</b> | $\downarrow\downarrow$ | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | X15-Y3 | | Q | Q | Q | 0 | Q | Q | 1 | X0-Y4<br>↓ ↓ | | <b>V</b> | <b>V</b> | <b>V</b> | • | <b>V</b> | <b>V</b> | <b>V</b> | | | 1 | 1 | 1 | 1 | 0 | 0 | 1 | X15-Y4 | | Q | Q | Q | Q | 1 | Q | 1 | X0-Y5<br>↓ | | <b>↓</b> | | 1 | 1 | 1 | 1 | 1 | 0 | 1 | X15-Y5 | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | X0-Y6 | | 1 | 1 | 1 | 1 | 0 | 1 | 1 | X15-Y6 | | Q | Q | Q | Q | 1 | 1 | 1 | X0-Y7<br>↓ ↓ | | $\downarrow$ | ↓ ↓ | ↓ ↓ | ↓ | ↓ | ↓ | ↓ ↓ | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | X15-Y7 | Table 1. Address Decode Truth Table <sup>\*</sup> Switch connections are not in ascending order