# STM32F030x4 STM32F030x6 STM32F030x8 STM32F030xC Value-line ARM<sup>®</sup>-based 32-bit MCU with up to 256-KB Flash, timers, ADC, communication interfaces, 2.4-3.6 V operation Datasheet - production data #### **Features** - Core: ARM<sup>®</sup> 32-bit Cortex<sup>®</sup>-M0 CPU, frequency up to 48 MHz - Memories - 16 to 256 Kbytes of Flash memory - 4 to 32 Kbytes of SRAM with HW parity - · CRC calculation unit - Reset and power management - Digital & I/Os supply: V<sub>DD</sub> = 2.4 V to 3.6 V - Analog supply: V<sub>DDA</sub> = V<sub>DD</sub> to 3.6 V - Power-on/Power down reset (POR/PDR) - Low power modes: Sleep, Stop, Standby - · Clock management - 4 to 32 MHz crystal oscillator - 32 kHz oscillator for RTC with calibration - Internal 8 MHz RC with x6 PLL option - Internal 40 kHz RC oscillator - Up to 55 fast I/Os - All mappable on external interrupt vectors - Up to 55 I/Os with 5V tolerant capability - 5-channel DMA controller - One 12-bit, 1.0 µs ADC (up to 16 channels) - Conversion range: 0 to 3.6 V - Separate analog supply: 2.4 V to 3.6 V - Calendar RTC with alarm and periodic wakeup from Stop/Standby - 11 timers - One 16-bit advanced-control timer for six-channel PWM output - Up to seven 16-bit timers, with up to four IC/OC, OCN, usable for IR control decoding - Independent and system watchdog timers - SysTick timer - Communication interfaces - Up to two I<sup>2</sup>C interfaces - one supporting Fast Mode Plus (1 Mbit/s) with 20 mA current sink, - one supporting SMBus/PMBus. - Up to six USARTs supporting master synchronous SPI and modem control; one with auto baud rate detection - Up to two SPIs (18 Mbit/s) with 4 to 16 programmable bit frames - Serial wire debug (SWD) - All packages ECOPACK<sup>®</sup>2 **Table 1. Device summary** | Reference | Part number | |-------------|--------------------------| | STM32F030x4 | STM32F030F4 | | STM32F030x6 | STM32F030C6, STM32F030K6 | | STM32F030x8 | STM32F030C8, STM32F030R8 | | STM32F030xC | STM32F030CC, STM32F030RC | STM32F030x4/6/8/C Contents # **Contents** | 1 | Intro | duction | ı | 8 | | | | | |---|-------|-----------------------------------|--------------------------------------------------------------------------------|-------|--|--|--|--| | 2 | Desc | ription | | 9 | | | | | | 3 | Func | tional c | overview | 12 | | | | | | | 3.1 | ARM®- | -Cortex $^{ ext{ iny B}}$ -M0 core with embedded Flash and SRAM $ \dots \dots$ | 12 | | | | | | | 3.2 | Memor | ries | 12 | | | | | | | 3.3 | Boot m | nodes | 12 | | | | | | | 3.4 | Cyclic | redundancy check calculation unit (CRC) | 13 | | | | | | | 3.5 | | management | | | | | | | | | 3.5.1 | Power supply schemes | | | | | | | | | 3.5.2 | Power supply supervisors | 13 | | | | | | | | 3.5.3 | Voltage regulator | 13 | | | | | | | | 3.5.4 | Low-power modes | 14 | | | | | | | 3.6 | Clocks | and startup | 14 | | | | | | | 3.7 | Genera | al-purpose inputs/outputs (GPIOs) | 15 | | | | | | | 3.8 | Direct ı | memory access controller (DMA) | 16 | | | | | | | 3.9 | Interrupts and events | | | | | | | | | | 3.9.1 | Nested vectored interrupt controller (NVIC) | 16 | | | | | | | | 3.9.2 | Extended interrupt/event controller (EXTI) | 16 | | | | | | | 3.10 | Analog to digital converter (ADC) | | | | | | | | | | 3.10.1 | Temperature sensor | 17 | | | | | | | | 3.10.2 | Internal voltage reference (V <sub>REFINT</sub> ) | 17 | | | | | | | 3.11 | Timers | and watchdogs | 18 | | | | | | | | 3.11.1 | Advanced-control timer (TIM1) | 19 | | | | | | | | 3.11.2 | General-purpose timers (TIM3, TIM1417) | 19 | | | | | | | | 3.11.3 | Basic timers TIM6 and TIM7 | 20 | | | | | | | | 3.11.4 | Independent watchdog (IWDG) | 20 | | | | | | | | 3.11.5 | System window watchdog (WWDG) | 20 | | | | | | | | 3.11.6 | SysTick timer | 20 | | | | | | | 3.12 | | me clock (RTC) | | | | | | | | 3.13 | Inter-in | ntegrated circuit interfaces (I <sup>2</sup> C) | 21 | | | | | | | 3.14 | Univers | sal synchronous/asynchronous receiver transmitters (USART | ·) 22 | | | | | | | | | | | | | | | | | 3.15 | Serial p | peripheral interface (SPI) | | | | | |---|-------|--------------------------|--------------------------------------------------------|--|--|--|--| | | 3.16 | Serial v | wire debug port (SW-DP) | | | | | | 4 | Pino | uts and | pin descriptions | | | | | | 5 | Mem | ory ma <sub>l</sub> | oping | | | | | | 6 | Elect | rical ch | aracteristics41 | | | | | | | 6.1 | Param | eter conditions | | | | | | | | 6.1.1 | Minimum and maximum values | | | | | | | | 6.1.2 | Typical values41 | | | | | | | | 6.1.3 | Typical curves41 | | | | | | | | 6.1.4 | Loading capacitor41 | | | | | | | | 6.1.5 | Pin input voltage41 | | | | | | | | 6.1.6 | Power supply scheme42 | | | | | | | | 6.1.7 | Current consumption measurement | | | | | | | 6.2 | Absolute maximum ratings | | | | | | | | 6.3 | Operating conditions | | | | | | | | | 6.3.1 | General operating conditions | | | | | | | | 6.3.2 | Operating conditions at power-up / power-down | | | | | | | | 6.3.3 | Embedded reset and power control block characteristics | | | | | | | | 6.3.4 | Embedded reference voltage | | | | | | | | 6.3.5 | Supply current characteristics | | | | | | | | 6.3.6 | Wakeup time from low-power mode53 | | | | | | | | 6.3.7 | External clock source characteristics | | | | | | | | 6.3.8 | Internal clock source characteristics 60 | | | | | | | | 6.3.9 | PLL characteristics61 | | | | | | | | 6.3.10 | Memory characteristics | | | | | | | | 6.3.11 | EMC characteristics | | | | | | | | 6.3.12 | Electrical sensitivity characteristics | | | | | | | | 6.3.13 | I/O current injection characteristics | | | | | | | | 6.3.14 | I/O port characteristics | | | | | | | | 6.3.15 | NRST pin characteristics | | | | | | | | 6.3.16 | 12-bit ADC characteristics | | | | | | | | 6.3.17 | Temperature sensor characteristics | | | | | | | | 6.3.18 | Timer characteristics | | | | | | | | 6.3.19 | Communication interfaces | | | | | STM32F030x4/6/8/C Contents | 7 | Pacl | Package characteristics | | | | | | |---|------|---------------------------|--|--|--|--|--| | | 7.1 | Package mechanical data 8 | | | | | | | | 7.2 | Thermal characteristics | | | | | | | | | 7.2.1 Reference document | | | | | | | 8 | Part | numbering94 | | | | | | | 9 | Revi | ion history | | | | | | STM32F030x4/6/8/C List of tables # List of tables | Table 1. | Device summary | 1 | |-----------|--------------------------------------------------------------------------------------|----| | Table 2. | STM32F030x4/6/8/C family device features and peripheral counts | 10 | | Table 3. | Temperature sensor calibration values | 17 | | Table 4. | Internal voltage reference calibration values | 17 | | Table 5. | Timer feature comparison | 18 | | Table 6. | Comparison of I2C analog and digital filters | 21 | | Table 7. | STM32F030x4/6/8/C I <sup>2</sup> C implementation | 22 | | Table 8. | STM32F030x4/6/8/C USART implementation | | | Table 9. | STM32F030x4/6/8/C SPI implementation | 23 | | Table 10. | Legend/abbreviations used in the pinout table | 27 | | Table 11. | STM32F030x4/6/8/C pin definitions | | | Table 12. | Alternate functions selected through GPIOA_AFR registers for port A | | | Table 13. | Alternate functions selected through GPIOB_AFR registers for port B | | | Table 14. | Alternate functions selected through GPIOC_AFR registers for port C | | | Table 15. | Alternate functions selected through GPIOD_AFR registers for port D | | | Table 16. | Alternate functions selected through GPIOF_AFR registers for port F | | | Table 17. | STM32F030x4/6/8/C peripheral register boundary addresses | | | Table 18. | Voltage characteristics | | | Table 19. | Current characteristics | | | Table 20. | Thermal characteristics | | | Table 21. | General operating conditions | | | Table 22. | Operating conditions at power-up / power-down | | | Table 23. | Embedded reset and power control block characteristics | | | Table 24. | Embedded internal reference voltage | | | Table 25. | Typical and maximum current consumption from $V_{DD}$ supply at $V_{DD}$ = 3.6 V | | | Table 26. | Typical and maximum current consumption from the $V_{\mbox{\scriptsize DDA}}$ supply | | | Table 27. | Typical and maximum consumption in Stop and Standby modes | 49 | | Table 28. | Typical current consumption in Run mode, code with data processing | | | | running from Flash | | | Table 29. | Switching output I/O current consumption | | | Table 30. | Low-power mode wakeup timings | | | Table 31. | High-speed external user clock characteristics | | | Table 32. | Low-speed external user clock characteristics | | | Table 33. | HSE oscillator characteristics | | | Table 34. | LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) | | | Table 35. | HSI oscillator characteristics | | | Table 36. | HSI14 oscillator characteristics | | | Table 37. | LSI oscillator characteristics | | | Table 38. | PLL characteristics | | | Table 39. | Flash memory characteristics | | | Table 40. | Flash memory endurance and data retention | | | Table 41. | EMS characteristics | | | Table 42. | EMI characteristics | | | Table 43. | ESD absolute maximum ratings | | | Table 44. | Electrical sensitivities | | | Table 45. | I/O current injection susceptibility | | | Table 46. | I/O static characteristics | | | Table 47. | Output voltage characteristics | 69 | List of tables STM32F030x4/6/8/C | Table 48. | I/O AC characteristics | 70 | |-----------|-----------------------------------------------------------------------|----| | Table 49. | NRST pin characteristics | | | Table 50. | ADC characteristics | | | Table 51. | R <sub>AIN</sub> max for f <sub>ADC</sub> = 14 MHz | 74 | | Table 52. | ADC accuracy | | | Table 53. | TS characteristics | | | Table 54. | TIMx characteristics | 76 | | Table 55. | IWDG min/max timeout period at 40 kHz (LSI) | 77 | | Table 56. | WWDG min/max timeout value at 48 MHz (PCLK) | 77 | | Table 57. | I2C analog filter characteristics | 78 | | Table 58. | SPI characteristics | 78 | | Table 59. | LQFP64 - 10 x 10 mm low-profile quad flat package mechanical data | 82 | | Table 60. | LQFP48 - 7 mm x 7 mm low-profile quad flat package mechanical data | 85 | | Table 61. | LQFP32 - 7 x 7mm 32-pin low-profile quad flat package mechanical data | 88 | | Table 62. | TSSOP20 - 20-pin thin shrink small outline package mechanical data | 91 | | Table 63. | Package thermal characteristics | | | Table 64. | Ordering information scheme | 94 | | Table 65 | Document revision history | 95 | STM32F030x4/6/8/C List of figures # List of figures | Figure 1. | Block diagram | 11 | |------------|----------------------------------------------------------------------|----| | Figure 2. | Clock tree | | | Figure 3. | LQFP64 64-pin package pinout (top view), for STM32F030x4/6/8 devices | 24 | | Figure 4. | LQFP64 64-pin package pinout (top view), for STM32F030RC devices | 25 | | Figure 5. | LQFP48 48-pin package pinout (top view), for STM32F030x4/6/8 devices | 25 | | Figure 6. | LQFP48 48-pin package pinout (top view), for STM32F030CC devices | 26 | | Figure 7. | LQFP32 32-pin package pinout (top view) | 26 | | Figure 8. | TSSOP20 20-pin package pinout (top view) | 27 | | Figure 9. | STM32F030x4/6/8/C memory map | 38 | | Figure 10. | Pin loading conditions | | | Figure 11. | Pin input voltage | 41 | | Figure 12. | Power supply scheme | 42 | | Figure 13. | Current consumption measurement scheme | 43 | | Figure 14. | High-speed external clock source AC timing diagram | 54 | | Figure 15. | Low-speed external clock source AC timing diagram | 55 | | Figure 16. | Typical application with an 8 MHz crystal | 57 | | Figure 17. | Typical application with a 32.768 kHz crystal | 59 | | Figure 18. | TC and TTa I/O input characteristics | | | Figure 19. | Five volt tolerant (FT and FTf) I/O input characteristics | 68 | | Figure 20. | I/O AC characteristics definition | 71 | | Figure 21. | Recommended NRST pin protection | 72 | | Figure 22. | ADC accuracy characteristics | 75 | | Figure 23. | Typical connection diagram using the ADC | 75 | | Figure 24. | SPI timing diagram - slave mode and CPHA = 0 | 79 | | Figure 25. | SPI timing diagram - slave mode and CPHA = 1 | | | Figure 26. | SPI timing diagram - master mode | 80 | | Figure 27. | LQFP64 - 10 x 10 mm 64 pin low-profile quad flat package outline | 82 | | Figure 28. | LQFP64 recommended footprint | 83 | | Figure 29. | LQFP64 marking example (package top view) | 84 | | Figure 30. | LQFP48 - 7 mm x 7 mm, 48 pin low-profile quad flat package outline | 85 | | Figure 31. | LQFP48 recommended footprint | 86 | | Figure 32. | LQFP48 marking example (package top view) | 87 | | Figure 33. | LQFP32 - 7 x 7mm 32-pin low-profile quad flat package outline | 88 | | Figure 34. | LQFP32 recommended footprint | 89 | | Figure 35. | LQFP32 marking example (package top view) | 90 | | Figure 36. | TSSOP20 - 20-pin thin shrink small outline | 91 | | Figure 37. | TSSOP20 recommended footprint | 92 | | Figure 38. | TSSOP20 marking example (package top view) | 92 | STM32F030x4/6/8/C Introduction ## 1 Introduction This datasheet provides the ordering information and mechanical device characteristics of the STM32F030x4/6/8/C microcontrollers. This document should be read in conjunction with the STM32F0x0xx reference manual (RM0360). The reference manual is available from the STMicroelectronics website *www.st.com*. For information on the ARM $^{\circledR}$ Cortex $^{\circledR}$ -M0 core, please refer to the Cortex $^{\circledR}$ -M0 Technical Reference Manual, available from the www.arm.com website. Description STM32F030x4/6/8/C ## 2 Description The STM32F030x4/6/8/C microcontrollers incorporate the high-performance ARM<sup>®</sup> Cortex<sup>®</sup>-M0 32-bit RISC core operating at a 48 MHz frequency, high-speed embedded memories (up to 256 Kbytes of Flash memory and up to 32 Kbytes of SRAM), and an extensive range of enhanced peripherals and I/Os. All devices offer standard communication interfaces (up to two I<sup>2</sup>Cs, up to two SPIs and up to six USARTs), one 12-bit ADC, seven general-purpose 16-bit timers and an advanced-control PWM timer. The STM32F030x4/6/8/C microcontrollers operate in the -40 to +85 °C temperature range from a 2.4 to 3.6V power supply. A comprehensive set of power-saving modes allows the design of low-power applications. The STM32F030x4/6/8/C microcontrollers include devices in four different packages ranging from 20 pins to 64 pins. Depending on the device chosen, different sets of peripherals are included. The description below provides an overview of the complete range of STM32F030x4/6/8/C peripherals proposed. These features make the STM32F030x4/6/8/C microcontrollers suitable for a wide range of applications such as application control and user interfaces, handheld equipment, A/V receivers and digital TV, PC peripherals, gaming and GPS platforms, industrial applications, PLCs, inverters, printers, scanners, alarm systems, video intercoms, and HVACs. STM32F030x4/6/8/C Description Table 2. STM32F030x4/6/8/C family device features and peripheral counts | Peripheral | | STM32<br>F030F4 | STM32<br>F030K6 | STM32<br>F030C6 | STM32<br>F030C8 | STM32<br>F030CC | STM32<br>F030R8 | STM32<br>F030RC | |---------------------------------|------------------|---------------------------|------------------------------------------------------------------------------------|---------------------------|---------------------------|--------------------|---------------------------|--------------------| | Flash (Kbyt | es) | 16 | 32 | 32 | 64 | 256 | 64 | 256 | | SRAM (Kby | rtes) | 4 | 4 | 4 | 8 | 32 | 8 | 32 | | Advance control | | | 1 (16-bit) | | | | | | | Timers | General purpose | 4 (16-bit) <sup>(1)</sup> | 4 (16-bit) <sup>(1)</sup> | 4 (16-bit) <sup>(1)</sup> | 5 (16-bit) | | | | | | Basic | - | - | - | 1 (16-bit) <sup>(2)</sup> | 2 (16-bit) | 1 (16-bit) <sup>(2)</sup> | 2 (16-bit) | | | SPI | 1 <sup>(3)</sup> | 1 <sup>(3)</sup> | 1 <sup>(3)</sup> | 2 | 2 | 2 | 2 | | Comm. | I <sup>2</sup> C | 1 <sup>(4)</sup> | 1 <sup>(4)</sup> | 1 <sup>(4)</sup> | 2 | 2 | 2 | 2 | | | USART | 1 <sup>(5)</sup> | 1 <sup>(5)</sup> | 1 <sup>(5)</sup> | 2 <sup>(6)</sup> | 6 | 2 <sup>(6)</sup> | 6 | | 12-bit ADC (number of channels) | | 1 (11<br>channels) | 1 (12<br>channels) | 1 (12<br>channels) | 1 (12<br>channels) | 1 (12<br>channels) | 1 (18<br>channels) | 1 (18<br>channels) | | GPIOs | | 15 | 26 | 39 | 39 | 37 | 55 | 51 | | Max. CPU frequency | | 48 MHz | | | | | | | | Operating voltage | | 2.4 to 3.6 V | | | | | | | | Operating temperature | | | Ambient operating temperature: -40°C to 85°C Junction temperature: -40°C to 105°C | | | | | | | Packages | | TSSOP20 | LQFP32 | | LQFP48 | | LQF | P64 | <sup>1.</sup> TIM15 is not present. <sup>2.</sup> TIM7 is not present. <sup>3.</sup> SPI2 is not present. <sup>4.</sup> I2C2 is not present. <sup>5.</sup> USART2 to USART6 are not present. <sup>6.</sup> USART3 to USART6 are not present Description STM32F030x4/6/8/C Figure 1. Block diagram - 1. TIMER6, TIMER15, SPI, USART2 and I2C2 are available on STM32F030x8/C devices only. - 2. USART3, USART4, USART5 and USART6 are available on STM32F030xC devices only. 5// #### 3 Functional overview ## 3.1 ARM®-Cortex®-M0 core with embedded Flash and SRAM The ARM<sup>®</sup> Cortex<sup>®</sup>-M0 processor is the latest generation of ARM processors for embedded systems. It has been developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced system response to interrupts. The ARM<sup>®</sup> Cortex<sup>®</sup>-M0 32-bit RISC processor features exceptional code-efficiency, delivering the high-performance expected from an ARM core in the memory size usually associated with 8- and 16-bit devices. The STM32F0xx family has an embedded ARM core and is therefore compatible with all ARM tools and software. Figure 3 shows the general block diagram of the device family. #### 3.2 Memories The device has the following features: - 4 to 32 Kbytes of embedded SRAM accessed (read/write) at CPU clock speed with 0 wait states and featuring embedded parity checking with exception generation for failcritical applications. - The non-volatile memory is divided into two arrays: - 16 to 256 Kbytes of embedded Flash memory for programs and data - Option bytes The option bytes are used to write-protect the memory (with 4 KB granularity) and/or readout-protect the whole memory with the following options: - Level 0: no readout protection - Level 1: memory readout protection, the Flash memory cannot be read from or written to if either debug features are connected or boot in RAM is selected - Level 2: chip readout protection, debug features (Cortex<sup>®</sup>-M0 serial wire) and boot in RAM selection disabled #### 3.3 Boot modes At startup, the boot pin and boot selector option bit are used to select one of the three boot options: - Boot from User Flash - Boot from System Memory - Boot from embedded SRAM The boot loader is located in System Memory. It is used to reprogram the Flash memory by using USART on pins PA14/PA15 or PA9/PA10. **Functional overview** STM32F030x4/6/8/C #### Cyclic redundancy check calculation unit (CRC) 3.4 The CRC (cyclic redundancy check) calculation unit is used to get a CRC code using a configurable generator polynomial value and size. Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at linktime and stored at a given memory location. #### 3.5 Power management #### 3.5.1 Power supply schemes - $V_{DD}$ = 2.4 to 3.6 V: external power supply for I/Os and the internal regulator. Provided externally through V<sub>DD</sub> pins. - V<sub>DDA</sub> = from V<sub>DD</sub> to 3.6 V: external analog power supply for ADC, Reset blocks, RCs and PLL (minimum voltage to be applied to $V_{DDA}$ is 2.4 V when the ADC is used). The V<sub>DDA</sub> voltage level must be always greater or equal to the V<sub>DD</sub> voltage level and must be provided first. For more details on how to connect power pins, refer to Figure 12: Power supply scheme. #### 3.5.2 **Power supply supervisors** The device has integrated power-on reset (POR) and power-down reset (PDR) circuits. They are always active, and ensure proper operation above a threshold of 2 V. The device remains in reset mode when the monitored supply voltage is below a specified threshold, V<sub>POR/PDR</sub>, without the need for an external reset circuit. - The POR monitors only the V<sub>DD</sub> supply voltage. During the startup phase it is required that $V_{DDA}$ should arrive first and be greater than or equal to $V_{DD}$ . - The PDR monitors both the $V_{DD}$ and $V_{DDA}$ supply voltages, however the $V_{DDA}$ power supply supervisor can be disabled (by programming a dedicated Option bit) to reduce the power consumption if the application design ensures that V<sub>DDA</sub> is higher than or equal to V<sub>DD</sub>. #### 3.5.3 Voltage regulator The regulator has two operating modes and it is always enabled after reset. - Main (MR) is used in normal operating mode (Run). - Low power (LPR) can be used in Stop mode where the power demand is reduced. In Standby mode, it is put in power down mode. In this mode, the regulator output is in high impedance and the kernel circuitry is powered down, inducing zero consumption (but the contents of the registers and SRAM are lost). #### 3.5.4 Low-power modes The STM32F030x4/6/8/C microcontrollers support three low-power modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources: #### Sleep mode In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs. #### Stop mode Stop mode achieves very low power consumption while retaining the content of SRAM and registers. All clocks in the 1.8 V domain are stopped, the PLL, the HSI RC and the HSE crystal oscillators are disabled. The voltage regulator can also be put either in normal or in low power mode. The device can be woken up from Stop mode by any of the EXTI lines. The EXTI line source can be one of the 16 external lines and RTC. #### Standby mode The Standby mode is used to achieve the lowest power consumption. The internal voltage regulator is switched off so that the entire 1.8 V domain is powered off. The PLL, the HSI RC and the HSE crystal oscillators are also switched off. After entering Standby mode, SRAM and register contents are lost except for registers in the RTC domain and Standby circuitry. The device exits Standby mode when an external reset (NRST pin), an IWDG reset, a rising edge on the WKUP pins, or an RTC event occurs. Note: The RTC, the IWDG, and the corresponding clock sources are not stopped by entering Stop or Standby mode. ## 3.6 Clocks and startup System clock selection is performed on startup, however the internal RC 8 MHz oscillator is selected as default CPU clock on reset. An external 4-32 MHz clock can be selected, in which case it is monitored for failure. If failure is detected, the system automatically switches back to the internal RC oscillator. A software interrupt is generated if enabled. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example on failure of an indirectly used external crystal, resonator or oscillator). Several prescalers allow the application to configure the frequency of the AHB and the APB domains. The maximum frequency of the AHB and the APB domains is 48 MHz. Functional overview STM32F030x4/6/8/C Figure 2. Clock tree 1. LSI/LSE is not available in STM32F030x8 devices. ## 3.7 General-purpose inputs/outputs (GPIOs) Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. The I/O configuration can be locked if needed following a specific sequence in order to avoid spurious writing to the I/Os registers. ## 3.8 Direct memory access controller (DMA) The 5-channel general-purpose DMA manages memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. The DMA supports circular buffer management, removing the need for user code intervention when the controller reaches the end of the buffer. Each channel is connected to dedicated hardware DMA requests, with support for software trigger on each channel. Configuration is made by software and transfer sizes between source and destination are independent. The DMA can be used with the main peripherals: SPI, I2C, USART, all TIMx timers (except TIM14) and ADC. ## 3.9 Interrupts and events #### 3.9.1 Nested vectored interrupt controller (NVIC) The STM32F0xx family embeds a nested vectored interrupt controller able to handle up to 32 maskable interrupt channels (not including the 16 interrupt lines of Cortex -M0) and 4 priority levels. - Closely coupled NVIC gives low latency interrupt processing - Interrupt entry vector table address passed directly to the core - Closely coupled NVIC core interface - Allows early processing of interrupts - Processing of late arriving higher priority interrupts - Support for tail-chaining - Processor state automatically saved - · Interrupt entry restored on interrupt exit with no instruction overhead This hardware block provides flexible interrupt management features with minimal interrupt latency. #### 3.9.2 Extended interrupt/event controller (EXTI) The extended interrupt/event controller consists of 32 edge detector lines used to generate interrupt/event requests and wake-up the system. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the internal clock period. Up to 55 GPIOs can be connected to the 16 external interrupt lines. Functional overview STM32F030x4/6/8/C ## 3.10 Analog to digital converter (ADC) The 12-bit analog to digital converter has up to 16 external and two internal (temperature sensor, voltage reference measurement) channels and performs conversions in single-shot or scan modes. In scan mode, automatic conversion is performed on a selected group of analog inputs. The ADC can be served by the DMA controller. An analog watchdog feature allows very precise monitoring of the converted voltage of one, some or all selected channels. An interrupt is generated when the converted voltage is outside the programmed thresholds. ## 3.10.1 Temperature sensor The temperature sensor (TS) generates a voltage $V_{SENSE}$ that varies linearly with temperature. The temperature sensor is internally connected to the ADC\_IN16 input channel which is used to convert the sensor output voltage into a digital value. The sensor provides good linearity but it has to be calibrated to obtain good overall accuracy of the temperature measurement. As the offset of the temperature sensor varies from chip to chip due to process variation, the uncalibrated internal temperature sensor is suitable for applications that detect temperature changes only. To improve the accuracy of the temperature sensor measurement, each device is individually factory-calibrated by ST. The temperature sensor factory calibration data are stored by ST in the system memory area, accessible in read-only mode. | Calibration value name | Description | Memory address | | |------------------------|-----------------------------------------------------------------------------------------------------------|---------------------------|--| | | TS ADC raw data acquired at a temperature of 30 °C ( $\pm$ 5 °C), V <sub>DDA</sub> = 3.3 V ( $\pm$ 10 mV) | 0x1FFF F7B8 - 0x1FFF F7B9 | | Table 3. Temperature sensor calibration values ## 3.10.2 Internal voltage reference (V<sub>REFINT</sub>) The internal voltage reference ( $V_{REFINT}$ ) provides a stable (bandgap) voltage output for the ADC. $V_{REFINT}$ is internally connected to the ADC\_IN17 input channel. The precise voltage of $V_{REFINT}$ is individually measured for each part by ST during production test and stored in the system memory area. It is accessible in read-only mode. Table 4. Internal voltage reference calibration values | Calibration value name | Description | Memory address | | |------------------------|------------------------------------------------------------------------------------------|---------------------------|--| | VREFINT_CAL | Raw data acquired at a temperature of 30 °C (± 5 °C), V <sub>DDA</sub> = 3.3 V (± 10 mV) | 0x1FFF F7BA - 0x1FFF F7BB | | # 3.11 Timers and watchdogs The STM32F030x4/6/8/C devices include up to six general-purpose timers, two basic timers and one advanced control timer. Table 5 compares the features of the different timers. Table 5. Timer feature comparison | Timer<br>type | Timer | Counter resolution | Counter<br>type | Prescaler factor | DMA request generation | Capture/compare channels | Complementary outputs | |------------------|---------------------------------------------|--------------------|-------------------------|---------------------------------------|------------------------|--------------------------|-----------------------| | Advanced control | TIM1 | 16-bit | Up,<br>down,<br>up/down | Any integer<br>between 1<br>and 65536 | Yes | 4 | Yes | | General | TIM3 | 16-bit | Up,<br>down,<br>up/down | Any integer<br>between 1<br>and 65536 | Yes | 4 | No | | | TIM14 | 16-bit | Up | Any integer<br>between 1<br>and 65536 | No | 1 | No | | purpose | TIM15 <sup>(1)</sup> | 16-bit | Up | Any integer<br>between 1<br>and 65536 | Yes | 2 | No | | | TIM16,<br>TIM17 | 16-bit | Up | Any integer<br>between 1<br>and 65536 | Yes | 1 | Yes | | Basic | TIM6, <sup>(1)</sup><br>TIM7 <sup>(2)</sup> | 16-bit | Up | Any integer<br>between 1<br>and 65536 | Yes | 0 | No | <sup>1.</sup> Available on STM32F030x8 and STM32F030xB devices only. <sup>2.</sup> Available on STM32F030xB devices only Functional overview STM32F030x4/6/8/C #### 3.11.1 Advanced-control timer (TIM1) The advanced-control timer (TIM1) can be seen as a three-phase PWM multiplexed on six channels. It has complementary PWM outputs with programmable inserted dead times. It can also be seen as a complete general-purpose timer. The four independent channels can be used for: - Input capture - Output compare - PWM generation (edge or center-aligned modes) - One-pulse mode output If configured as a standard 16-bit timer, it has the same features as the TIMx timer. If configured as the 16-bit PWM generator, it has full modulation capability (0-100%). The counter can be frozen in debug mode. Many features are shared with those of the standard timers which have the same architecture. The advanced control timer can therefore work together with the other timers via the Timer Link feature for synchronization or event chaining. #### 3.11.2 General-purpose timers (TIM3, TIM14..17) There are five synchronizable general-purpose timers embedded in the STM32F030x4/6/8/C devices (see *Table 5* for differences). Each general-purpose timer can be used to generate PWM outputs, or as simple time base. #### TIM3 STM32F030x4/6/8/C devices feature one synchronizable 4-channel general-purpose timer. TIM3 is based on a 16-bit auto-reload up/downcounter and a 16-bit prescaler. It features four independent channels each for input capture/output compare, PWM or one-pulse mode output. This gives up to 12 input captures/output compares/PWMs on the largest packages. The TIM3 general-purpose timer can work with the TIM1 advanced-control timer via the Timer Link feature for synchronization or event chaining. TIM3 has an independent DMA request generation. This timer is capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 3 hall-effect sensors. The counter can be frozen in debug mode. #### TIM14 This timer is based on a 16-bit auto-reload upcounter and a 16-bit prescaler. TIM14 features one single channel for input capture/output compare, PWM or one-pulse mode output. Its counter can be frozen in debug mode. #### TIM15, TIM16 and TIM17 These timers are based on a 16-bit auto-reload upcounter and a 16-bit prescaler. TIM15 has two independent channels, whereas TIM16 and TIM17 feature one single channel for input capture/output compare, PWM or one-pulse mode output. The TIM15, TIM16 and TIM17 timers can work together, and TIM15 can also operate with TIM1 via the Timer Link feature for synchronization or event chaining. TIM15 can be synchronized with TIM16 and TIM17. TIM15, TIM16 and TIM17 have a complementary output with dead-time generation and independent DMA request generation. Their counters can be frozen in debug mode. #### 3.11.3 Basic timers TIM6 and TIM7 These timers can be used as a generic 16-bit time base. ## 3.11.4 Independent watchdog (IWDG) The independent watchdog is based on an 8-bit prescaler and 12-bit downcounter with user-defined refresh window. It is clocked from an independent 40 kHz internal RC and as it operates independently from the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free running timer for application timeout management. It is hardware or software configurable through the option bytes. The counter can be frozen in debug mode. ## 3.11.5 System window watchdog (WWDG) The system window watchdog is based on a 7-bit downcounter that can be set as free running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the APB clock (PCLK). It has an early warning interrupt capability and the counter can be frozen in debug mode. #### 3.11.6 SysTick timer This timer is dedicated to real-time operating systems, but could also be used as a standard down counter. It features: - A 24-bit down counter - Autoreload capability - Maskable system interrupt generation when the counter reaches 0 - Programmable clock source (HCLK or HCLK/8) Functional overview STM32F030x4/6/8/C ## 3.12 Real-time clock (RTC) The RTC is an independent BCD timer/counter. Its main features are the following: - Calendar with subseconds, seconds, minutes, hours (12 or 24 format), week day, date, month, year, in BCD (binary-coded decimal) format. - Automatic correction for 28, 29 (leap year), 30, and 31 day of the month. - Programmable alarm with wake up from Stop and Standby mode capability. - Periodic wakeup unit with programmable resolution and period. - On-the-fly correction from 1 to 32767 RTC clock pulses. This can be used to synchronize the RTC with a master clock. - Digital calibration circuit with 1 ppm resolution, to compensate for quartz crystal inaccuracy. - Tow anti-tamper detection pins with programmable filter. The MCU can be woken up from Stop and Standby modes on tamper event detection. - Timestamp feature which can be used to save the calendar content. This function can be triggered by an event on the timestamp pin, or by a tamper event. The MCU can be woken up from Stop and Standby modes on timestamp event detection. - Reference clock detection: a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision. The RTC clock sources can be: - A 32.768 kHz external crystal - A resonator or oscillator - The internal low-power RC oscillator (typical frequency of 40 kHz) - The high-speed external clock divided by 32 # 3.13 Inter-integrated circuit interfaces (I<sup>2</sup>C) Up to two I2C interfaces (I2C1 and I2C2) can operate in multimaster or slave modes. Both can support Standard mode (up to 100 kbit/s) or Fast mode (up to 400 kbit/s). I2C1 also supports Fast Mode Plus (up to 1 Mbit/s) with 20 mA output drive. Both support 7-bit and 10-bit addressing modes, multiple 7-bit slave addresses (two addresses, one with configurable mask). They also include programmable analog and digital noise filters. Table 6. Comparison of I2C analog and digital filters | | Analog filter | Digital filter | |----------------------------------|-------------------------------------------------------|-------------------------------------------------------------------------| | Pulse width of suppressed spikes | ≥ 50 ns | Programmable length from 1 to 15 I2C peripheral clocks | | Benefits | Available in Stop mode | Extra filtering capability vs. standard requirements. Stable length | | Drawbacks | Variations depending on temperature, voltage, process | - | In addition, I2C1 provides hardware support for SMBUS 2.0 and PMBUS 1.1: ARP capability, Host notify protocol, hardware CRC (PEC) generation/verification, timeouts verifications and ALERT protocol management The I2C interfaces can be served by the DMA controller. Refer to Table 7 for the differences between I2C1 and I2C2. Table 7. STM32F030x4/6/8/C I<sup>2</sup>C implementation | I2C features <sup>(1)</sup> | I2C1 | I2C2 <sup>(2)</sup> | |-------------------------------------------------------------|------|---------------------| | 7-bit addressing mode | Х | Х | | 10-bit addressing mode | Х | Х | | Standard mode (up to 100 kbit/s) | Х | Х | | Fast mode (up to 400 kbit/s) | Х | Х | | Fast Mode Plus (up to 1 Mbit/s) with 20mA output drive I/Os | Х | - | | Independent clock | Х | - | | SMBus | Х | - | | Wakeup from STOP | - | - | <sup>1.</sup> X = supported. # 3.14 Universal synchronous/asynchronous receiver transmitters (USART) The device embeds up to six universal synchronous/asynchronous receiver transmitters (USART1, USART2 and USART3, USART4, USART5, USART6 on STM32F030xC devices only), which communicate at speeds of up to 6 Mbit/s. They provide hardware management of the CTS and RTS signals, multiprocessor communication mode, master synchronous communication and single-wire half-duplex communication mode. USART1 supports also the auto baud rate feature. The USART interfaces can be served by the DMA controller. Table 8. STM32F030x4/6/8/C USART implementation<sup>(1)</sup> | USART modes/features | USART1 | USART2 <sup>(2)</sup> | USART2 <sup>(3)</sup> ,<br>USART3 <sup>(3)</sup> | USART4 <sup>(3)</sup> | USART5 <sup>(3)</sup> | USART6 <sup>(3)</sup> | |---------------------------------------|--------|-----------------------|--------------------------------------------------|-----------------------|-----------------------|-----------------------| | Hardware flow control for modem | Х | Х | Х | Х | - | - | | Continuous communication using DMA | Х | Х | Х | Х | Х | Х | | Multiprocessor communication | Х | Х | Х | Х | Х | Х | | Synchronous mode | Х | Х | Х | Х | Х | - | | Single-wire half-duplex communication | Х | Х | Х | Х | Х | Х | | Receiver timeout interrupt | Х | - | Х | - | - | - | | Auto baud rate detection | Х | - | Х | - | - | - | <sup>2.</sup> Only available on STM32F030x8/C devices. Functional overview STM32F030x4/6/8/C - 1. Where X means supported. - 2. Not available on STM32F030x4/6 devices. - 3. Available only on STM32F030xC devices. ## 3.15 Serial peripheral interface (SPI) Up to two SPIs are able to communicate up to 18 Mbit/s in slave and master modes in full-duplex and half-duplex communication modes. The 3-bit prescaler gives 8 master mode frequencies and the frame size is configurable from 4 bits to 16 bits. SPI1 and SPI2 are identical and implement the set of features shown in the following table. Table 9. STM32F030x4/6/8/C SPI implementation | SPI features <sup>(1)</sup> | SPI1 | SPI2 <sup>(2)</sup> | |-----------------------------|------|---------------------| | Hardware CRC calculation | X | Х | | Rx/Tx FIFO | Х | Х | | NSS pulse mode | X | Х | | TI mode | Х | Х | <sup>1.</sup> X = supported. ## 3.16 Serial wire debug port (SW-DP) An ARM SW-DP interface is provided to allow a serial wire debugging tool to be connected to the MCU. 577 <sup>2.</sup> Not available on STM32F030x4/6. # 4 Pinouts and pin descriptions Figure 3. LQFP64 64-pin package pinout (top view), for STM32F030x4/6/8 devices Figure 4. LQFP64 64-pin package pinout (top view), for STM32F030RC devices VDD 🗆 36 NDD PC13 □2 35 🗖 VSS PC14-OSC32\_IN 34 🗖 PA13 PC15-OSC32 OUT 33 PA12 PF0-OSC\_IN 🗖 32 PA11 PF1-OSC\_OUT G 31 PA10 LQFP48 30 🗖 PA9 VSSA □8 29 🗖 PA8 VDDA 🗗 9 28 PB15 PÅ0 □10 27 PB14 26 PB13 PÅ1 □11 25 PB12 PA2 □<sup>12</sup> Figure 6. LQFP48 48-pin package pinout (top view), for STM32F030CC devices ☐ Additional supply pins required for STM32F030CC devices. MSv36484V1 BOOT0 20 1 □ PA14 19 PF0-OSC\_IN [ 2 □ PA13 18 PF1-OSC\_OUT □ 3 □ PA10 17 4 □PA9 NRST □ 16 5 ⊐VDD VDDA [ 15 PA0 [ 6 ⊐vss PA1 [ 7 14 ⊐РВ1 13 PA2 8 □PA7 PA3 □ 9 12 □PA6 10 11 PA4 [ □PA5 MSv36473V1 Figure 8. TSSOP20 20-pin package pinout (top view) Table 10. Legend/abbreviations used in the pinout table | Na | me | Abbreviation | Definition | | | | |---------------------------------------------------------------------------------------------------|--------|---------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--|--|--| | Pin r | name | | specified in brackets below the pin name, the pin function during and ame as the actual pin name | | | | | | | S | Supply pin | | | | | Pin | type | I | Input only pin | | | | | | | I/O | Input / output pin | | | | | | | FT | 5 V tolerant I/O | | | | | | | FTf 5 V tolerant I/O, FM+ capable | | | | | | I/O etr | ucture | TTa | 3.3 V tolerant I/O directly connected to ADC | | | | | 1/0 511 | ucture | TC | Standard 3.3 V I/O | | | | | | | В | Dedicated BOOT0 pin | | | | | | | RST | Bidirectional reset pin with embedded weak pull-up resistor | | | | | No | tes | Unless otherwise specified by a note, all I/Os are set as floating inputs during and after reset. | | | | | | Alternate functions selected through GPIOx_AFR registers | | | | | | | | functions Additional functions Functions directly selected/enabled through peripheral registers | | | | | | | Table 11. STM32F030x4/6/8/C pin definitions | | Pin nu | mbor | | | | | | Pin definitions Pin fun | ections | |--------|-----------|--------|---------|---------------------------------------|----------|---------------|-------|--------------------------------------------------------------------------------------------------------|--------------------------------------------| | | - III IIU | ilibei | | | | | | Pili lui | lctions | | LQFP64 | LQFP48 | LQFP32 | TSSOP20 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | 1 | 1 | - | - | VDD | S | | | Complementary | power supply | | 2 | 2 | - | - | PC13 | I/O | тс | (1) | - | RTC_TAMP1,<br>RTC_TS,<br>RTC_OUT,<br>WKUP2 | | 3 | 3 | - | - | PC14-OSC32_IN<br>(PC14) | I/O | тс | (1) | - | OSC32_IN | | 4 | 4 | - | - | PC15-OSC32_OUT<br>(PC15) | I/O | тс | (1) | - | OSC32_OUT | | 5 | 5 | 2 | 2 | PF0-OSC_IN<br>(PF0) | I/O | FT | | I2C1_SDA <sup>(5)</sup> OSC_IN | | | 6 | 6 | 3 | 3 | PF1-OSC_OUT<br>(PF1) | I/O | FT | | I2C1_SCL <sup>(5)</sup> | OSC_OUT | | 7 | 7 | 4 | 4 | NRST | I/O | RST | | Device reset input / i | | | 8 | - | - | - | PC0 | I/O | ТТа | | EVENTOUT,<br>USART6_TX <sup>(5)</sup> ,<br>USART7_TX <sup>(5)</sup> | ADC_IN10 | | 9 | - | - | - | PC1 | I/O | ТТа | | EVENTOUT,<br>USART6_RX <sup>(5)</sup> ,<br>USART7_RX <sup>(5)</sup> | ADC_IN11 | | 10 | - | - | - | PC2 | I/O | ТТа | | SPI2_MISO <sup>(5)</sup> ,<br>EVENTOUT | ADC_IN12 | | 11 | - | - | - | PC3 | I/O | ТТа | | SPI2_MOSI <sup>(5)</sup> ,<br>EVENTOUT | ADC_IN13 | | 12 | 8 | - | - | VSSA | S | | | Analog | ground | | 13 | 9 | 5 | 5 | VDDA | S | | | Analog power supply | | | 14 | 10 | 6 | 6 | PA0 | I/O | ТТа | | USART1_CTS <sup>(2)</sup> ,<br>USART2_CTS <sup>(3)(5)</sup> ,<br>USART4_TX <sup>(5)</sup> | ADC_IN0,<br>RTC_TAMP2,<br>WKUP1 | | 15 | 11 | 7 | 7 | PA1 | I/O | ТТа | | USART1_RTS <sup>(2)</sup> ,<br>USART2_RTS <sup>(3)(5)</sup> ,<br>EVENTOUT,<br>USART4_RX <sup>(5)</sup> | ADC_IN1 | Table 11. STM32F030x4/6/8/C pin definitions (continued) | F | Pin nui | mber | | | | | | Pin fur | nctions | |-------------------|---------|--------|---------|---------------------------------------|----------|---------------|-------|------------------------------------------------------------------------------------------------------------------|----------------------| | LQFP64 | LQFP48 | LQFP32 | TSSOP20 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | 16 | 12 | 8 | 8 | PA2 | I/O | ТТа | | USART1_TX <sup>(2)</sup> ,<br>USART2_TX <sup>(3)(5)</sup> ,<br>TIM15_CH1 <sup>(3)(5)</sup> | ADC_IN2 | | 17 | 13 | 9 | 9 | PA3 | I/O | ТТа | | USART1_RX <sup>(2)</sup> ,<br>USART2_RX <sup>(3)(5)</sup> ,<br>TIM15_CH2 <sup>(3)(5)</sup> | ADC_IN3 | | 18 <sup>(4)</sup> | - | - | - | PF4 | I/O | FT | (4) | EVENTOUT | - | | 18 <sup>(5)</sup> | - | - | - | VSS | S | | (5) | Gro | und | | 19 <sup>(4)</sup> | - | - | - | PF5 | I/O | FT | (4) | EVENTOUT | - | | 19 <sup>(5)</sup> | - | - | - | VDD | | | (5) | Complementary | power supply | | 20 | 14 | 10 | 10 | PA4 | I/O | ТТа | | SPI1_NSS,<br>USART1_CK <sup>(2)</sup><br>USART2_CK <sup>(3)(5)</sup> ,<br>TIM14_CH1,<br>USART6_TX <sup>(5)</sup> | ADC_IN4 | | 21 | 15 | 11 | 11 | PA5 | I/O | TTa | | SPI1_SCK,<br>USART6_RX <sup>(5)</sup> | ADC_IN5 | | 22 | 16 | 12 | 12 | PA6 | I/O | ТТа | | SPI1_MISO,<br>TIM3_CH1,<br>TIM1_BKIN,<br>TIM16_CH1,<br>EVENTOUT<br>USART3_CTS <sup>(5)</sup> | ADC_IN6 | | 23 | 17 | 13 | 13 | PA7 | I/O | ТТа | | SPI1_MOSI,<br>TIM3_CH2,<br>TIM14_CH1,<br>TIM1_CH1N,<br>TIM17_CH1,<br>EVENTOUT | ADC_IN7 | | 24 | - | - | - | PC4 | I/O | ТТа | | EVENTOUT,<br>USART3_TX <sup>(5)</sup> | ADC_IN14 | | 25 | ı | - | - | PC5 | I/O | TTa | | USART3_RX <sup>(5)</sup> | ADC_IN15 | | 26 | 18 | 14 | - | PB0 | I/O | ТТа | | TIM3_CH3,<br>TIM1_CH2N,<br>EVENTOUT,<br>USART3_CK <sup>(5)</sup> | ADC_IN8 | Table 11. STM32F030x4/6/8/C pin definitions (continued) | F | Pin nui | mber | | | | | - | Pin fun | ctions | |--------|---------|--------|---------|---------------------------------------|----------|---------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------| | LQFP64 | LQFP48 | LQFP32 | TSSOP20 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | 27 | 19 | 15 | 14 | PB1 | I/O | ТТа | | TIM3_CH4,<br>TIM14_CH1,<br>TIM1_CH3N,<br>USART3_RTS <sup>(5)</sup> | ADC_IN9 | | 28 | 20 | - | - | PB2 | I/O | FT | (6) | - | - | | 29 | 21 | - | - | PB10 | I/O | FT | | SPI2_SCK <sup>(5)</sup> ,<br>I2C1_SCL <sup>(2)</sup> ,<br>I2C2_SCL <sup>(3)(5)</sup> ,<br>USART3_TX <sup>(5)</sup> | - | | 30 | 22 | - | - | PB11 | I/O | FT | | I2C1_SDA <sup>(2)</sup> ,<br>I2C2_SDA <sup>(3)(5)</sup> ,<br>EVENTOUT,<br>USART3_RX <sup>(5)</sup> | - | | 31 | 23 | 16 | - | VSS | S | | | Grou | und | | 32 | 24 | 17 | 16 | VDD | S | | | Digital pow | er supply | | 33 | 25 | - | - | PB12 | I/O | FT | | SPI1_NSS <sup>(2)</sup> ,<br>SPI2_NSS <sup>(3)(5)</sup> ,<br>TIM1_BKIN,<br>EVENTOUT,<br>USART3_CK <sup>(5)</sup> | - | | 34 | 26 | - | - | PB13 | I/O | FT | | SPI1_SCK <sup>(2)</sup> ,<br>SPI2_SCK <sup>(3)(5)</sup> ,<br>I2C2_SDA,<br>TIM1_CH1N,<br>USART3_CTS <sup>(5)</sup> | - | | 35 | 27 | - | - | PB14 | I/O | FT | | SPI1_MISO <sup>(2)</sup> ,<br>SPI2_MISO <sup>(3)(5)</sup> ,<br>I2C2_SDA <sup>(5)</sup> ,<br>TIM1_CH2N,<br>TIM15_CH1 <sup>(3)(5)</sup> ,<br>USART3_RTS <sup>(5)</sup> | | | 36 | 28 | - | - | PB15 | I/O | FT | | SPI1_MOSI <sup>(2)</sup> ,<br>SPI2_MOSI <sup>(3)(5)</sup> ,<br>TIM1_CH3N,<br>TIM15_CH1N <sup>(3)(5)</sup> ,<br>TIM15_CH2 <sup>(3)(5)</sup> | | | 37 | - | - | - | PC6 | I/O | FT | | TIM3_CH1 | - | | 38 | - | - | - | PC7 | I/O | FT | | TIM3_CH2 | - | Table 11. STM32F030x4/6/8/C pin definitions (continued) | F | Pin nur | nber | | | | | | Pin fun | ictions | |-------------------|-------------------|--------|---------|---------------------------------------|----------|---------------|-------|---------------------------------------------------------------------------------------------------------------------|----------------------| | LQFP64 | LQFP48 | LQFP32 | TSSOP20 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | 39 | - | - | - | PC8 | I/O | FT | | TIM3_CH3 | - | | 40 | - | - | - | PC9 | I/O | FT | | TIM3_CH4 | - | | 41 | 29 | 18 | - | PA8 | I/O | FT | | USART1_CK,<br>TIM1_CH1,<br>EVENTOUT,<br>MCO | - | | 42 | 30 | 19 | 17 | PA9 | I/O | FT | | USART1_TX,<br>TIM1_CH2,<br>TIM15_BKIN <sup>(3)(5)</sup><br>I2C1_SCL <sup>(2)(5)</sup> | - | | 43 | 31 | 20 | 18 | PA10 | I/O | FT | | USART1_RX,<br>TIM1_CH3,<br>TIM17_BKIN<br>I2C1_SDA <sup>(2)(5)</sup> | - | | 44 | 32 | 21 | - | PA11 | I/O | FT | | USART1_CTS,<br>TIM1_CH4,<br>EVENTOUT,<br>I2C2_SCL <sup>(5)</sup> | - | | 45 | 33 | 22 | - | PA12 | I/O | FT | | USART1_RTS,<br>TIM1_ETR,<br>EVENTOUT,<br>I2C2_SDA <sup>(5)</sup> | - | | 46 | 34 | 23 | 19 | PA13<br>(SWDIO) | I/O | FT | (7) | IR_OUT,<br>SWDIO | - | | 47 <sup>(4)</sup> | 35 <sup>(4)</sup> | - | 1 | PF6 | I/O | FT | (4) | I2C1_SCL <sup>(2)</sup> ,<br>I2C2_SCL <sup>(3)</sup> | - | | 47 <sup>(5)</sup> | 35 <sup>(5)</sup> | - | - | VSS | S | | (5) | Grou | und | | 48 <sup>(4)</sup> | 36 <sup>(4)</sup> | - | - | PF7 | I/O | FT | (4) | I2C1_SDA <sup>(2)</sup> ,<br>I2C2_SDA <sup>(3)</sup> | - | | 48 <sup>(5)</sup> | 36 <sup>(5)</sup> | - | - | VDD | S | | (5) | Complementary power supply | | | 49 | 37 | 24 | 20 | PA14<br>(SWCLK) | I/O | FT | (7) | USART1_TX <sup>(2)</sup> ,<br>USART2_TX <sup>(3)(5)</sup> ,<br>SWCLK | | | 50 | 38 | 25 | - | PA15 | I/O | FT | | SPI1_NSS,<br>USART1_RX <sup>(2)</sup> ,<br>USART2_RX <sup>(3)(5)</sup> ,<br>USART4_RTS <sup>(5)</sup> ,<br>EVENTOUT | - | Table 11. STM32F030x4/6/8/C pin definitions (continued) | F | Pin nuı | mber | | | | | | Pin fun | ections | |--------|---------|--------|---------|---------------------------------------|----------|---------------|-------|-------------------------------------------------------------------------------------------------|----------------------| | LQFP64 | LQFP48 | LQFP32 | TSSOP20 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | 51 | - | - | - | PC10 | I/O | FT | | USART3_TX <sup>(5)</sup> ,<br>USART4_TX <sup>(5)</sup> | - | | 52 | - | - | - | PC11 | I/O | FT | | USART3_RX <sup>(5)</sup> ,<br>USART4_RX <sup>(5)</sup> | - | | 53 | - | - | 1 | PC12 | I/O | FT | | USART3_CK <sup>(5)</sup> ,<br>USART4_CK <sup>(5)</sup> ,<br>USART5_TX <sup>(5)</sup> | - | | 54 | - | - | 1 | PD2 | I/O | FT | | TIM3_ETR,<br>USART3_RTS <sup>(5)</sup> ,<br>USART5_RX <sup>(5)</sup> | - | | 55 | 39 | 26 | - | PB3 | I/O | FT | | SPI1_SCK,<br>EVENTOUT, -<br>USART5_TX <sup>(5)</sup> | | | 56 | 40 | 27 | - | PB4 | I/O | FT | | SPI1_MISO,<br>TIM3_CH1,<br>EVENTOUT,<br>TIM17_BKIN <sup>(5)</sup> ,<br>USART5_RX <sup>(5)</sup> | - | | 57 | 41 | 28 | - | PB5 | I/O | FT | | SPI1_MOSI,<br>I2C1_SMBA,<br>TIM16_BKIN,<br>TIM3_CH2,<br>USART5_CK_RTS <sup>(5)</sup> | - | | 58 | 42 | 29 | - | PB6 | I/O | FTf | | I2C1_SCL,<br>USART1_TX,<br>TIM16_CH1N | - | | 59 | 43 | 30 | - | PB7 | I/O | FTf | | I2C1_SDA,<br>USART1_RX,<br>TIM17_CH1N,<br>USART4_CTS <sup>(5)</sup> | - | | 60 | 44 | 31 | 1 | воото | I | В | | Boot memory selection | | | 61 | 45 | - | - | PB8 | I/O | FTf | (7) | I2C1_SCL,<br>TIM16_CH1 | - | | 62 | 46 | - | - | PB9 | I/O | FTf | | I2C1_SDA,<br>IR_OUT,<br>SPI2_NSS <sup>(5)</sup> ,<br>TIM17_CH1,<br>EVENTOUT | - | Table 11. STM32F030x4/6/8/C pin definitions (continued) | ' | Pin nui | mber | | | | | | Pin tun | ictions | | |--------|---------|--------|---------|---------------------------------------|----------|---------------|-------|----------------------|----------------------|--| | LQFP64 | LQFP48 | LQFP32 | TSSOP20 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | | 63 | 47 | 32 | 15 | VSS | S | | | Grou | und | | | 64 | 48 | 1 | 16 | VDD | S | | | Digital power supply | | | - PC13, PC14 and PC15 are supplied through the power switch. Since the switch only sinks a limited amount of current (3 mA), the use of GPIOs PC13 to PC15 in output mode is limited: The speed should not exceed 2 MHz with a maximum load of 30 pF. These GPIOs must not be used as current sources (e.g. to drive an LED). - 2. This feature is available on STM32F030x6 and STM32F030x4 devices only. - 3. This feature is available on STM32F030x8 devices only. - For STM32F030x4/6/8 devices only. - 5. For STM32F030xC devices only. - On LQFP32 package, PB2 and PB8 should be treated as unconnected pins (even when they are not available on the package, they are not forced to a defined level by hardware). - 7. After reset, these pins are configured as SWDIO and SWCLK alternate functions, and the internal pull-up on SWDIO pin and internal pull-down on SWCLK pin are activated. Table 12. Alternate functions selected through GPIOA\_AFR registers for port A | Pin name | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | |----------|-------------------------------------------------|------------------------------|------------------------|----------|----------------------------|---------------------------|----------| | DAO | | USART1_CTS <sup>(1)</sup> | | | USART4 TX <sup>(2)</sup> | | | | PA0 | - | USART2_CTS <sup>(2)(3)</sup> | - | - | USAR14_1X- | - | - | | PA1 | EVENTOUT | USART1_RTS <sup>(1)</sup> | | | USART4 RX <sup>(2)</sup> | TIM15_CH1N <sup>(2)</sup> | | | FAI | EVENTOOT | USART2_RTS <sup>(2)(3)</sup> | <del>-</del> | - | USAR14_RX | TIMI5_CHIN | - | | PA2 | TIM15_CH1 <sup>(2)(3)</sup> | USART1_TX <sup>(1)</sup> | | | | | | | FA2 | TIWI5_CHI A 7 | USART2_TX <sup>(2)(3)</sup> | <del>-</del> | - | - | - | - | | PA3 | TIM15_CH2 <sup>(2)(3)</sup> | USART1_RX <sup>(1)</sup> | | | | | | | FAS | TIWI15_CH2\ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | USART2_RX <sup>(2)(3)</sup> | <del>-</del> | - | - | - | - | | PA4 | SPI1 NSS | USART1_CK <sup>(1)</sup> | | | TIM14 CH1 | USART6 TX <sup>(2)</sup> | | | FA4 | 3F11_N33 | USART2_CK <sup>(2)(3)</sup> | <del>-</del> | - | TIMI4_CHI | USARTO_TX | - | | PA5 | SPI1_SCK | - | - | - | - | USART6_RX <sup>(2)</sup> | - | | PA6 | SPI1_MISO | TIM3_CH1 | TIM1_BKIN | - | USART3_CTS <sup>(2)</sup> | TIM16_CH1 | EVENTOUT | | PA7 | SPI1_MOSI | TIM3_CH2 | TIM1_CH1N | - | TIM14_CH1 | TIM17_CH1 | EVENTOUT | | PA8 | MCO | USART1_CK | TIM1_CH1 | EVENTOUT | - | - | - | | PA9 | TIM15_BKIN <sup>(2)(3)</sup> | USART1_TX | TIM1_CH2 | - | I2C1_SCL <sup>(1)(2)</sup> | MCO <sup>(2)</sup> | - | | PA10 | TIM17_BKIN | USART1_RX | TIM1_CH3 | - | I2C1_SDA <sup>(1)(2)</sup> | - | - | | PA11 | EVENTOUT | USART1_CTS | TIM1_CH4 | - | - | I2C_SCL | - | | PA12 | EVENTOUT | USART1_RTS | TIM1_ETR | - | - | I2C_SDA | - | | PA13 | SWDIO | IR_OUT | - | - | - | - | - | | PA14 | SWCLK | USART1_TX <sup>(1)</sup> | | | | | | | FA\14 | SWOLK | USART2_TX <sup>(2)(3)</sup> | 2_TX <sup>(2)(3)</sup> | | - | - | - | | PA15 | SPI1_NSS | USART1_RX <sup>(1)</sup> | | EVENTOUT | USART4 RTS <sup>(2)</sup> | | | | FAID | SFII_NSS | USART2_RX <sup>(2)(3)</sup> | <del>-</del> | EVENTOUT | USAR14_R15 | - | - | <sup>1.</sup> This feature is available on STM32F030x4 and STM32F030x6 devices only. <sup>2.</sup> This feature is available on STM32F030xC devices only. 3. This feature is available on STM32F030x8 devices only. Table 13. Alternate functions selected through GPIOB\_AFR registers for port B | Pin name | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | | |----------|-----------------------------|-----------------------------|-------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--| | PB0 | EVENTOUT | TIM3_CH3 | TIM1_CH2N | - | USART3_CK <sup>(1)</sup> | - | | | PB1 | TIM14_CH1 | TIM3_CH4 | TIM1_CH3N | - | USART3_RTS <sup>(1)</sup> | - | | | PB2 | - | - | - | - | - | - | | | PB3 | SPI1_SCK | EVENTOUT | - | - | USART5_TX <sup>(1)</sup> | - | | | PB4 | SPI1_MISO | TIM3_CH1 | EVENTOUT | - | USART5_RX <sup>(1)</sup> | TIM17_BKIN <sup>(1)</sup> | | | PB5 | SPI1_MOSI | TIM3_CH2 | TIM16_BKIN | I2C1_SMBA | USART5_CK_RTS <sup>(1)</sup> | - | | | PB6 | USART1_TX | I2C1_SCL | TIM16_CH1N | - | - | - | | | PB7 | USART1_RX | I2C1_SDA | TIM17_CH1N | - | USART4_CTS <sup>(1)</sup> | - | | | PB8 | - | I2C1_SCL | TIM16_CH1 | - | - | - | | | PB9 | IR_OUT | I2C1_SDA | TIM17_CH1 | EVENTOUT | - | SPI2_NSS <sup>(1)</sup> | | | PB10 | | I2C1_SCL <sup>(2)</sup> | | | USART3_TX <sup>(1)</sup> | SPI2_SCK <sup>(1)</sup> | | | PBIU | - | I2C2_SCL <sup>(1)(3)</sup> | - | - | USART3_RX <sup>(1)</sup> | - | | | PB11 | EVENTOUT | I2C1_SDA <sup>(2)</sup> | | | USART3_RX <sup>(1)</sup> | | | | PBII | EVENTOOT | I2C2_SDA <sup>(1)(3)</sup> | - | - | USARTS_RX\" | - | | | PB12 | SPI1_NSS <sup>(2)</sup> | EVENTOUT | TIMA DIZINI | | USART3_RTS <sup>(1)</sup> | TIM15 <sup>(1)</sup> | | | PBIZ | SPI2_NSS <sup>(1)(3)</sup> | EVENTOUT | TIM1_BKIN | - | USARI3_RIS(*) | TIMITO | | | DD42 | SPI1_SCK <sup>(2)</sup> | | TIMA CLIAN | | USART3_CTS( <sup>(1)</sup> | I2C2_SCL <sup>(1)</sup> | | | PB13 | SPI2_SCK <sup>(1)(3)</sup> | - | TIM1_CH1N | - | USARTS_CTS(\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\fir}}}}}}{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\ | 1202_SCL\ | | | PB14 | SPI1_MISO <sup>(2)</sup> | TIM15_CH1 <sup>(1)(3)</sup> | TIM4 CHON | | USART3 RTS <sup>(1)</sup> | I2C2_SDA <sup>(1)</sup> | | | FDI4 | SPI2_MISO <sup>(1)(3)</sup> | THINTS_CHINNS | TIM1_CH2N | _ | USAKIS_KIS\*'/ | 1202_3DA(**) | | | PB15 | SPI1_MOSI <sup>(2)</sup> | TIM15_CH2 <sup>(1)(3)</sup> | TIM4 CH2N | TIM15_CH1N <sup>(1)(3)</sup> | | | | | PD 15 | SPI2_MOSI <sup>(1)(3)</sup> | TIIVITO_UMZ(**/(3) | TIM1_CH3N | TIIVITS_CH IN | - | - | | <sup>1.</sup> This feature is available on STM32F030xC devices only. - 2. This feature is available on STM32F030x4 and STM32F030x6 devices only. - 3. This feature is available on STM32F030x8 devices only. Table 14. Alternate functions selected through GPIOC\_AFR registers for port C | Pin name | AF0 <sup>(1)</sup> | AF1 <sup>(1)</sup> | AF2 <sup>(1)</sup> | |----------|--------------------------|--------------------------|--------------------------| | PC0 | EVENTOUT <sup>(1)</sup> | - | USART6_TX <sup>(1)</sup> | | PC1 | EVENTOUT <sup>(1)</sup> | - | USART6_RX <sup>(1)</sup> | | PC2 | EVENTOUT <sup>(1)</sup> | SPI2_MISO <sup>(1)</sup> | - | | PC3 | EVENTOUT <sup>(1)</sup> | SPI2_MOSI <sup>(1)</sup> | - | | PC4 | EVENTOUT <sup>(1)</sup> | USART3_TX <sup>(1)</sup> | - | | PC5 | - | USART3_RX <sup>(1)</sup> | - | | PC6 | TIM3_CH1 <sup>(1)</sup> | - | - | | PC7 | TIM3_CH2 <sup>(1)</sup> | - | - | | PC8 | TIM3_CH3 <sup>(1)</sup> | - | - | | PC9 | TIM3_CH4 <sup>(1)</sup> | - | - | | PC10 | USART4_TX <sup>(1)</sup> | USART3_TX <sup>(1)</sup> | - | | PC11 | USART4_RX <sup>(1)</sup> | USART3_RX <sup>(1)</sup> | - | | PC12 | USART4_CK <sup>(1)</sup> | USART3_CK <sup>(1)</sup> | USART5_TX <sup>(1)</sup> | | PC13 | - | - | - | | PC14 | - | - | - | | PC15 | - | - | - | <sup>1.</sup> Available on STM32F030xC devices only. Table 15. Alternate functions selected through GPIOD\_AFR registers for port D | Pin name | AF0 <sup>(1)</sup> | AF1 <sup>(1)</sup> | AF2 | |----------|-------------------------|---------------------------|--------------------------| | PD2 | TIM3_ETR <sup>(1)</sup> | USART3_RTS <sup>(1)</sup> | USART5_RX <sup>(1)</sup> | <sup>1.</sup> Available on STM32F030xC devices only. Table 16. Alternate functions selected through GPIOF\_AFR registers for port F | Pin name | AF0 | AF1 | |----------|-----|-------------------------| | PF0 | - | I2C1_SDA <sup>(1)</sup> | | PF1 | - | I2C1_SCL <sup>(1)</sup> | <sup>1.</sup> Available on STM32F030xC devices only. STM32F030x4/6/8/C Memory mapping # 5 Memory mapping 0xFFFF FFFF ∕0x4800 17FF AHB2 0x4800 0000 0xE010 0000 0xE000 0000 peripherals 6 0xC000 0000 0x4002 43FF AHB1 5 0x4002 0000 Reserved 0xA000 0000 0x4001 8000 4 APB 0x1FFF FFFF 0x4001 0000 Option Bytes 0x1FFF F800 0x8000 0000 Reserved System memory 0x4000 8000 3 0x1FFF C800 0x6000 0000 0x4000 0000 Reserved Peripherals 0x4000 0000 0x0804 0000 Flash memory SRAM 0x2000 0000 0x0800 0000 CODE 0x0004 0000 Flash, system memory or SRAM, depending on BOOT configuration 0x0000 0000 0x0000 0000x0 MSv36474V1 Figure 9. STM32F030x4/6/8/C memory map Memory mapping STM32F030x4/6/8/C Table 17. STM32F030x4/6/8/C peripheral register boundary addresses | Bus | Boundary address | Size | Peripheral | |-------|---------------------------|---------|-----------------------| | | 0x4800 1800 - 0x5FFF FFFF | ~384 MB | Reserved | | | 0x4800 1400 - 0x4800 17FF | 1 KB | GPIOF | | | 0x4800 1000 - 0x4800 13FF | 1 KB | Reserved | | ALIDO | 0x4800 0C00 - 0x4800 0FFF | 1 KB | GPIOD | | AHB2 | 0x4800 0800 - 0x4800 0BFF | 1 KB | GPIOC | | | 0x4800 0400 - 0x4800 07FF | 1 KB | GPIOB | | | 0x4800 0000 - 0x4800 03FF | 1 KB | GPIOA | | | 0x4002 4400 - 0x47FF FFFF | ~128 MB | Reserved | | | 0x4002 3400 - 0x4002 43FF | 4 KB | Reserved | | | 0x4002 3000 - 0x4002 33FF | 1 KB | CRC | | | 0x4002 2400 - 0x4002 2FFF | 3 KB | Reserved | | AHB1 | 0x4002 2000 - 0x4002 23FF | 1 KB | FLASH Interface | | Andi | 0x4002 1400 - 0x4002 1FFF | 3 KB | Reserved | | | 0x4002 1000 - 0x4002 13FF | 1 KB | RCC | | | 0x4002 0400 - 0x4002 0FFF | 3 KB | Reserved | | | 0x4002 0000 - 0x4002 03FF | 1 KB | DMA | | | 0x4001 8000 - 0x4001 FFFF | 32 KB | Reserved | | | 0x4001 5C00 - 0x4001 7FFF | 9 KB | Reserved | | | 0x4001 5800 - 0x4001 5BFF | 1 KB | DBGMCU | | | 0x4001 4C00 - 0x4001 57FF | 3 KB | Reserved | | | 0x4001 4800 - 0x4001 4BFF | 1 KB | TIM17 | | | 0x4001 4400 - 0x4001 47FF | 1 KB | TIM16 | | | 0x4001 4000 - 0x4001 43FF | 1 KB | TIM15 <sup>(1)</sup> | | | 0x4001 3C00 - 0x4001 3FFF | 1 KB | Reserved | | | 0x4001 3800 - 0x4001 3BFF | 1 KB | USART1 | | APB | 0x4001 3400 - 0x4001 37FF | 1 KB | Reserved | | AFB | 0x4001 3000 - 0x4001 33FF | 1 KB | SPI1 | | | 0x4001 2C00 - 0x4001 2FFF | 1 KB | TIM1 | | | 0x4001 2800 - 0x4001 2BFF | 1 KB | Reserved | | | 0x4001 2400 - 0x4001 27FF | 1 KB | ADC | | | 0x4001 1800 - 0x4001 23FF | 3 KB | Reserved | | | 0x4001 1400 - 0x4001 17FF | 1 KB | USART6 <sup>(2)</sup> | | | 0x4001 0800 - 0x4001 13FF | 3 KB | Reserved | | | 0x4001 0400 - 0x4001 07FF | 1 KB | EXTI | | | 0x4001 0000 - 0x4001 03FF | 1 KB | SYSCFG | STM32F030x4/6/8/C Memory mapping Table 17. STM32F030x4/6/8/C peripheral register boundary addresses (continued) | Bus | Boundary address | Size | Peripheral | |-----|---------------------------|-------|-----------------------| | | 0x4000 8000 - 0x4000 FFFF | 32 KB | Reserved | | | 0x4000 7400 - 0x4000 7FFF | 3 KB | Reserved | | | 0x4000 7000 - 0x4000 73FF | 1 KB | PWR | | | 0x4000 5C00 - 0x4000 6FFF | 5 KB | Reserved | | | 0x4000 5800 - 0x4000 5BFF | 1 KB | I2C2 <sup>(1)</sup> | | | 0x4000 5400 - 0x4000 57FF | 1 KB | I2C1 | | | 0x4000 5000 - 0x4000 53FF | 1 KB | USART5 <sup>(2)</sup> | | | 0x4000 4C00 - 0x4000 4FFF | 1 KB | USART4 <sup>(2)</sup> | | | 0x4000 4800 - 0x4000 4BFF | 1 KB | USART3 <sup>(2)</sup> | | | 0x4000 4400 - 0x4000 47FF | 1 KB | USART2 <sup>(1)</sup> | | | 0x4000 3C00 - 0x4000 43FF | 2 KB | Reserved | | | 0x4000 3800 - 0x4000 3BFF | 1 KB | SPI2 <sup>(1)</sup> | | APB | 0x4000 3400 - 0x4000 37FF | 1 KB | Reserved | | | 0x4000 3000 - 0x4000 33FF | 1 KB | IWDG | | | 0x4000 2C00 - 0x4000 2FFF | 1 KB | WWDG | | | 0x4000 2800 - 0x4000 2BFF | 1 KB | RTC | | | 0x4000 2400 - 0x4000 27FF | 1 KB | Reserved | | | 0x4000 2000 - 0x4000 23FF | 1 KB | TIM14 | | | 0x4000 1800 - 0x4000 1FFF | 2 KB | Reserved | | | 0x4000 1400 - 0x4000 17FF | 1 KB | TIM7 <sup>(2)</sup> | | | 0x4000 1000 - 0x4000 13FF | 1 KB | TIM6 <sup>(1)</sup> | | | 0x4000 0800 - 0x4000 0FFF | 2 KB | Reserved | | | 0x4000 0400 - 0x4000 07FF | 1 KB | TIM3 | | | 0x4000 0000 - 0x4000 03FF | 1 KB | Reserved | <sup>1.</sup> This feature is available on STM32F030x8 and STM32F030xC devices only. For STM32F030x6 and STM32F060x4, the area is Reserved. <sup>2.</sup> This feature is available on STM32F030xC devices only. This area is reserved for STM32F030x4/6/8 devices. # 6 Electrical characteristics ### 6.1 Parameter conditions Unless otherwise specified, all voltages are referenced to V<sub>SS</sub>. #### 6.1.1 Minimum and maximum values Unless otherwise specified, the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at $T_A = 25$ °C and $T_A = T_A$ max (given by the selected temperature range). Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean $\pm 3\sigma$ ). # 6.1.2 Typical values Unless otherwise specified, typical data are based on $T_A$ = 25 °C, $V_{DD}$ = $V_{DDA}$ = 3.3 V. They are given only as design guidelines and are not tested. Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean $\pm 2\sigma$ ). # 6.1.3 Typical curves Unless otherwise specified, all typical curves are given only as design guidelines and are not tested. # 6.1.4 Loading capacitor The loading conditions used for pin parameter measurement are shown in Figure 10. #### 6.1.5 Pin input voltage The input voltage measurement on a pin of the device is described in *Figure 11*. # 6.1.6 Power supply scheme Figure 12. Power supply scheme Caution: Each power supply pair ( $V_{DD}/V_{SS}$ , $V_{DDA}/V_{SSA}$ etc.) must be decoupled with filtering ceramic capacitors as shown above. These capacitors must be placed as close as possible to, or below, the appropriate pins on the underside of the PCB to ensure the good functionality of the device. # 6.1.7 Current consumption measurement Figure 13. Current consumption measurement scheme # 6.2 Absolute maximum ratings Stresses above the absolute maximum ratings listed in *Table 18: Voltage characteristics*, *Table 19: Current characteristics* and *Table 20: Thermal characteristics* may cause permanent damage to the device. These are stress *ratings* only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. Table 18. Voltage characteristics<sup>(1)</sup> | Symbol | Ratings | Min | Max | Unit | |------------------------------------|---------------------------------------------------------|------------------------------------------------------------|-----------------------------------------|------| | V <sub>DD</sub> -V <sub>SS</sub> | External main supply voltage | -0.3 | 4.0 | V | | V <sub>DDA</sub> -V <sub>SS</sub> | External analog supply voltage | -0.3 | 4.0 | V | | V <sub>DD</sub> -V <sub>DDA</sub> | Allowed voltage difference for $V_{DD} > V_{DDA}$ | - | 0.4 | V | | | Input voltage on FT and FTf pins | V <sub>SS</sub> - 0.3 | V <sub>DDIOx</sub> + 4.0 <sup>(3)</sup> | V | | V <sub>IN</sub> <sup>(2)</sup> | Input voltage on TTa pins | V <sub>SS</sub> - 0.3 | 4.0 | V | | VIN. | BOOT0 | 0 | V <sub>DDIOx</sub> + 4.0 <sup>(3)</sup> | V | | | Input voltage on any other pin | V <sub>SS</sub> – 0.3 | 4.0 | V | | ∆V <sub>DDx</sub> | Variations between different V <sub>DD</sub> power pins | - | 50 | mV | | V <sub>SSx</sub> - V <sub>SS</sub> | Variations between all the different ground pins | - | 50 | mV | | V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model) | see Section 6.3.12: Electrical sensitivity characteristics | | | All main power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range. <sup>2.</sup> V<sub>IN</sub> maximum must always be respected. Refer to *Table 19: Current characteristics* for the maximum allowed injected current values. <sup>3.</sup> $V_{DDIOx}$ is internally connected with VDD pin. **Table 19. Current characteristics** | Symbol | Ratings | Max. | Unit | |--------------------------|---------------------------------------------------------------------------------|----------------------|------| | $\Sigma I_{VDD}$ | Total current into sum of all VDD power lines (source) <sup>(1)</sup> | 120 | | | Σl <sub>VSS</sub> | Total current out of sum of all VSS ground lines (sink) <sup>(1)</sup> | -120 | | | I <sub>VDD(PIN)</sub> | Maximum current into each VDD power pin (source) <sup>(1)</sup> | 100 | | | I <sub>VSS(PIN)</sub> | Maximum current out of each VSS ground pin (sink) <sup>(1)</sup> | -100 | | | | Output current sunk by any I/O and control pin | 25 | | | I <sub>IO(PIN)</sub> | Output current source by any I/O and control pin | -25 | | | ΣΙ | Total output current sunk by sum of all I/Os and control pins <sup>(2)</sup> | 80 | | | $\Sigma I_{IO(PIN)}$ | Total output current sourced by sum of all I/Os and control pins <sup>(2)</sup> | -80 | mA | | | Injected current on FT and FTf pins | -5/+0 <sup>(4)</sup> | | | $I_{\rm INJ(PIN)}^{(3)}$ | Injected current on TC and RST pin | ± 5 | | | | Injected current on TTa pins <sup>(5)</sup> | ± 5 | | | ΣΙ <sub>ΙΝJ(PIN)</sub> | Total injected current (sum of all I/O and control pins) <sup>(6)</sup> | ± 25 | | - All main power (VDD, VDDA) and ground (VSS, VSSA) pins must always be connected to the external power supply, in the permitted range. - 2. This current consumption must be correctly distributed over all I/Os and control pins. The total output current must not be sunk/sourced between two consecutive power supply pins referring to high pin count QFP packages. - A positive injection is induced by V<sub>IN</sub> > V<sub>DDIOx</sub> while a negative injection is induced by V<sub>IN</sub> < V<sub>SS</sub>. I<sub>INJ(PIN)</sub> must never be exceeded. Refer to *Table 18: Voltage characteristics* for the maximum allowed input voltage values. - 4. Positive injection is not possible on these I/Os and does not occur for input voltages lower than the specified maximum value. - On these I/Os, a positive injection is induced by V<sub>IN</sub> > V<sub>DDA</sub>. Negative injection disturbs the analog performance of the device. See note <sup>(2)</sup> below *Table 52: ADC accuracy*. - When several inputs are submitted to a current injection, the maximum ΣI<sub>INJ(PIN)</sub> is the absolute sum of the positive and negative injected currents (instantaneous values). Table 20. Thermal characteristics | Symbol | Symbol Ratings Value | | | | |------------------|------------------------------|-------------|----|--| | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | | T <sub>J</sub> | Maximum junction temperature | 150 | °C | | # 6.3 Operating conditions # 6.3.1 General operating conditions Table 21. General operating conditions | Symbol | Parameter | er Conditions Min | | Max | Unit | | |-------------------|-------------------------------------------------------------------------|---------------------------------------------------------------|------|--------------------------------------|-------|--| | f <sub>HCLK</sub> | Internal AHB clock frequency | - | 0 48 | | MHz | | | f <sub>PCLK</sub> | Internal APB clock frequency | - | 0 | 48 | IVITZ | | | $V_{DD}$ | Standard operating voltage | - | 2.4 | 3.6 | V | | | $V_{DDA}$ | Analog operating voltage | Must have a potential equal to or higher than V <sub>DD</sub> | 2.4 | 3.6 | V | | | | | TC and RST I/O | -0.3 | V <sub>DDIOx</sub> +0.3 | | | | V | I/O input voltage | TTa I/O | -0.3 | V <sub>DDA</sub> +0.3 <sup>(2)</sup> | V | | | $V_{IN}$ | | FT and FTf I/O | -0.3 | 5.5 <sup>(2)</sup> | | | | | | воото | 0 | 5.5 | | | | | | LQFP64 | - | 455 | | | | В | Power dissipation at T <sub>A</sub> = 85 °C for suffix 6 <sup>(1)</sup> | LQFP48 | - | 364 | mW | | | $P_{D}$ | | LQFP32 | - | 357 | IIIVV | | | | | TSSOP20 | - | 263 | | | | Τ, | Ambient temperature for the | Maximum power dissipation | -40 | 85 | °C | | | TA | suffix 6 version | Low power dissipation <sup>(2)</sup> | -40 | 105 | C | | | TJ | Junction temperature range | Suffix 6 version | -40 | 105 | °C | | <sup>1.</sup> If $T_A$ is lower, higher $P_D$ values are allowed as long as $T_J$ does not exceed $T_{Jmax}$ . # 6.3.2 Operating conditions at power-up / power-down The parameters given in *Table 22* are derived from tests performed under the ambient temperature condition summarized in *Table 21*. Table 22. Operating conditions at power-up / power-down | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------|---------------------------------|------------|-----|-----|-------| | | V <sub>DD</sub> rise time rate | | 0 | ∞ | | | t <sub>VDD</sub> | V <sub>DD</sub> fall time rate | - | 20 | ∞ | μs/V | | + | V <sub>DDA</sub> rise time rate | | 0 | ∞ | μ5/ ν | | $t_{VDDA}$ | V <sub>DDA</sub> fall time rate | - | 20 | ∞ | | In low power dissipation state, T<sub>A</sub> can be extended to this range as long as T<sub>J</sub> does not exceed T<sub>Jmax</sub> (see Section 7.2: Thermal characteristics). # 6.3.3 Embedded reset and power control block characteristics The parameters given in *Table 23* are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 21: General operating conditions*. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------------|---------------------|-----------------------------|---------------------|------|---------------------|------| | V <sub>POR/PDR</sub> <sup>(1)</sup> | Power on/power down | Falling edge <sup>(2)</sup> | 1.80 | 1.88 | 1.96 <sup>(3)</sup> | ٧ | | POR/PDR | reset threshold | Rising edge | 1.84 <sup>(3)</sup> | 1.92 | 2.00 | V | 40 2.50 4.50 1.50 mV ms Table 23. Embedded reset and power control block characteristics PDR hysteresis Reset temporization # 6.3.4 Embedded reference voltage $V_{PDRhyst}$ $t_{RSTTEMPO}^{(4)}$ The parameters given in *Table 24* are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 21: General operating conditions*. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------|---------------------------------------------------------------|----------------------------------|----------------------|-----|---------------------|--------| | V <sub>REFINT</sub> | Internal reference voltage | -40 °C < T <sub>A</sub> < +85 °C | 1.16 | 1.2 | 1.24 <sup>(1)</sup> | V | | t <sub>S_vrefint</sub> | ADC sampling time when reading the internal reference voltage | | - | 5.1 | 17.1 <sup>(2)</sup> | μs | | $\Delta V_{REFINT}$ | Internal reference voltage spread over the temperature range | V <sub>DDA</sub> = 3 V | - | - | 10 <sup>(2)</sup> | mV | | T <sub>Coeff</sub> | Temperature coefficient | | - 100 <sup>(2)</sup> | - | 100 <sup>(2)</sup> | ppm/°C | Table 24. Embedded internal reference voltage # 6.3.5 Supply current characteristics The current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code. The current consumption is measured as described in *Figure 13: Current consumption measurement scheme*. 46/96 DocID024849 Rev 2 The PDR detector monitors V<sub>DD</sub> and also V<sub>DDA</sub> (if kept enabled in the option bytes). The POR detector monitors only V<sub>DD</sub>. <sup>2.</sup> The product behavior is guaranteed by design down to the minimum $V_{POR/PDR}$ value. <sup>3.</sup> Data based on characterization results, not tested in production. <sup>4.</sup> Guaranteed by design, not tested in production. <sup>1.</sup> Data based on characterization results, not tested in production. <sup>2.</sup> Guaranteed by design, not tested in production. All Run-mode current consumption measurements given in this section are performed with a reduced code that gives a consumption equivalent to CoreMark code. #### Typical and maximum current consumption The MCU is placed under the following conditions: - All I/O pins are in analog input mode - · All peripherals are disabled except when explicitly mentioned - The Flash memory access time is adjusted to the f<sub>HCLK</sub> frequency: - 0 wait state and Prefetch OFF from 0 to 24 MHz - 1 wait state and Prefetch ON above 24 MHz - When the peripherals are enabled f<sub>PCLK</sub> = f<sub>HCLK</sub> The parameters given in *Table 25* to *Table 27* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 21: General operating conditions*. Table 25. Typical and maximum current consumption from $V_{DD}$ supply at $V_{DD}$ = 3.6 $V^{(1)}$ | | | | | All peripher | als enabled | | | |-----------------|----------------------------------------------------------------|---------------------------|---------------------------|-----------------------|-------------------------------------|---------------------|--| | Symbol | Parameter | Conditions | f <sub>HCLK</sub> | | Max @ T <sub>A</sub> <sup>(2)</sup> | Unit | | | Sy | | | | Тур | 85 °C | | | | | | | 48 MHz <sup>(3)</sup> | 22.0 <sup>(3)</sup> | 22.8 <sup>(3)</sup> | | | | | | LIOLATION ALABAMA | 48 MHz <sup>(4)</sup> | 26.8 <sup>(4)</sup> | 30.2 <sup>(4)</sup> | | | | | Supply current in | HSI or HSE clock, PLL on | 24 MHz <sup>(3)</sup> | 12.2 <sup>(3)</sup> | 13.2 <sup>(3)</sup> | | | | IDD | Run mode, code executing from Flash | | 24 MHz <sup>(4)</sup> | 14.1 <sup>(4)</sup> | 16.2 <sup>(4)</sup> | - mA | | | | | F | HSI or HSE clock, PLL off | 8 MHz <sup>(3)</sup> | 4.4 <sup>(3)</sup> | 5.2 <sup>(3)</sup> | | | | | | | 8 MHz <sup>(4)</sup> | 4.9 <sup>(4)</sup> | 5.6 <sup>(4)</sup> | | | | | | | 48 MHz <sup>(3)</sup> | 22.2 <sup>(3)</sup> | 23.2 <sup>(3)</sup> | | | | | | 48 MHz <sup>(4)</sup> | 26.1 <sup>(4)</sup> | 29.3 <sup>(4)</sup> | mA | | | | Supply current in Run mode, code | | 24 MHz <sup>(3)</sup> | 11.2 <sup>(3)</sup> | 12.2 <sup>(3)</sup> | | | | I <sub>DD</sub> | executing from RAM | | 24 MHz <sup>(4)</sup> | 13.3 <sup>(4)</sup> | 15.7 <sup>(4)</sup> | IIIA | | | | | HSI or HSE clock, PLL off | 8 MHz <sup>(3)</sup> | 4.0 <sup>(3)</sup> | 4.5 <sup>(3)</sup> | | | | | | HSI OI HSE CIOCK, PLL OII | 8 MHz <sup>(4)</sup> | 4.6 <sup>(4)</sup> | 5.2 <sup>(4)</sup> | | | | | | | 48 MHz <sup>(3)</sup> | 14 <sup>(3)</sup> | 15.3 <sup>(3)</sup> | | | | | Complete accompant in | HSI or HSE clock, PLL on | 48 MHz <sup>(4)</sup> | 17.0 <sup>(4)</sup> | 19.0 <sup>(4)</sup> | | | | | Supply current in Sleep mode, code executing from Flash or RAM | HOLDI HOE CIUCK, PLL OII | 24 MHz <sup>(3)</sup> | 7.3 <sup>(3)</sup> | 7.8 <sup>(3)</sup> | ] <sub>m</sub> , | | | IDD | | | 24 MHz <sup>(4)</sup> | 8.7 <sup>(4)</sup> | 10.1 <sup>(4)</sup> | - mA | | | | UI KAIVI | HSI or HSE glock DI L off | 8 MHz <sup>(3)</sup> | 2.6 <sup>(3)</sup> | 2.9 <sup>(3)</sup> | | | | | | HSI or HSE clock, PLL off | 8 MHz <sup>(4)</sup> | 3.0 <sup>(4)</sup> | 3.5 <sup>(4)</sup> | | | <sup>1.</sup> The gray shading is used to distinguish the values for STM32F030xC devices. <sup>2.</sup> Data based on characterization results, not tested in production unless otherwise specified. - 3. For STM32F030x4/6/8 devices. - 4. For STM32F030xC devices only. Table 26. Typical and maximum current consumption from the V<sub>DDA</sub> supply<sup>(1)</sup> | | | | | | = 3.6 V | | |------------------|-------------------------------------------------------------|-----------------------------------------------|-----------------------|--------------------|-------------------------------------|------| | Symbol | Parameter | Conditions <sup>(2)</sup> | f <sub>HCLK</sub> | Typ | Max @ T <sub>A</sub> <sup>(3)</sup> | Unit | | | | | | Тур | 85 °C | | | | | UCE hymana DLL on | 48 MHz <sup>(4)</sup> | 175 <sup>(4)</sup> | 215 <sup>(4)</sup> | | | | Supply current in<br>Run mode, code<br>executing from Flash | HSE bypass, PLL on | 48 MHz <sup>(5)</sup> | 160 <sup>(5)</sup> | 192 <sup>(5)</sup> | | | | | | 8 MHz <sup>(4)</sup> | 3.9 <sup>(4)</sup> | 4.9 <sup>(4)</sup> | | | | | Run mode, code<br>cuting from Flash<br>or RAM | 8 MHz <sup>(5)</sup> | 3.7 <sup>(5)</sup> | 4.6 <sup>(5)</sup> | | | | | | 1 MHz <sup>(4)</sup> | 3.9 <sup>(4)</sup> | 4.1 <sup>(4)</sup> | | | | | | 1 MHz <sup>(5)</sup> | 3.3 <sup>(5)</sup> | 4.4 <sup>(5)</sup> | | | | OI RAIVI | | 48 MHz <sup>(4)</sup> | 244 <sup>(4)</sup> | 275 <sup>(4)</sup> | | | I <sub>DDA</sub> | | HSI clock, PLL on | 48 MHz <sup>(5)</sup> | 235 <sup>(5)</sup> | 275 <sup>(5)</sup> | μΑ | | | | | 8 MHz <sup>(4)</sup> | 85 <sup>(4)</sup> | 105 <sup>(4)</sup> | | | | | HSI clock, PLL off | 8 MHz <sup>(5)</sup> | 77 <sup>(5)</sup> | 92 <sup>(5)</sup> | | | | | HSE bypass, PLL on | 48 MHz <sup>(4)</sup> | 174 <sup>(4)</sup> | 215 <sup>(4)</sup> | | | | Supply current in | LICE byraca DI L off | 8 MHz <sup>(4)</sup> | 3.9 <sup>(4)</sup> | 4.9 <sup>(4)</sup> | | | | Run or Sleep mode, code executing from | HSE bypass, PLL off | 1 MHz <sup>(4)</sup> | 3.9 <sup>(4)</sup> | 4.9 <sup>(4)</sup> | | | | Flash or RAM | HSI clock, PLL on | 48 MHz <sup>(4)</sup> | 244 <sup>(4)</sup> | 299 <sup>(4)</sup> | | | | | HSI clock, PLL off | 8 MHz <sup>(4)</sup> | 85 <sup>(4)</sup> | 105 <sup>(4)</sup> | | <sup>1.</sup> The gray shading is used to distinguish the values for STM32F030xC devices. - 4. For STM32F030x4/6/8 devices. - 5. For STM32F030xC devices. <sup>2.</sup> Current consumption from the V<sub>DDA</sub> supply is independent of whether the digital peripherals are enabled or disabled, being in Run or Sleep mode or executing from Flash or RAM. Furthermore, when the PLL is off, I<sub>DDA</sub> is independent from the frequency. <sup>3.</sup> Data based on characterization results, not tested in production. Table 27. Typical and maximum consumption in Stop and Standby modes | Symbol | Parameter | Cor | Conditions | | Max <sup>(1)</sup> | Unit | |------------------|--------------------------------|---------------------------------|----------------------------------------------------------------|-------|------------------------|------| | | | | | 3.6 V | T <sub>A</sub> = 85 °C | | | | Supply current in | Regulator in run mode | , all oscillators OFF | 19 | 48 | | | I <sub>DD</sub> | Stop mode | Regulator in low-power | mode, all oscillators OFF | 5 | 32 | | | | Supply current in Standby mode | LSI ON and IWDG ON | | 2 | - | | | | Supply current in Stop mode | | Regulator in run or low-<br>power mode, all<br>oscillators OFF | 2.9 | 3.5 | | | | Supply current in | V <sub>DDA</sub> monitoring ON | LSI ON and IWDG ON | 3.3 | - | μΑ | | las. | Standby mode | | LSI OFF and IWDG OFF | 2.8 | 3.5 | | | I <sub>DDA</sub> | Supply current in Stop mode | | Regulator in run or low-<br>power mode, all<br>oscillators OFF | 1.7 | - | | | | Supply current in | V <sub>DDA</sub> monitoring OFF | LSI ON and IWDG ON | 2.3 | - | | | 1 | Standby mode | | LSI OFF and IWDG OFF | 1.4 | - | | <sup>1.</sup> Data based on characterization results, not tested in production unless otherwise specified. # **Typical current consumption** The MCU is placed under the following conditions: - V<sub>DD</sub> = V<sub>DDA</sub> = 3.3 V - All I/O pins are in analog input configuration - The Flash access time is adjusted to f<sub>HCLK</sub> frequency: - 0 wait state and Prefetch OFF from 0 to 24 MHz - 1 wait state and Prefetch ON above 24 MHz - When the peripherals are enabled, f<sub>PCLK</sub> = f<sub>HCLK</sub> - PLL is used for frequencies greater than 8 MHz - AHB prescaler of 2, 4, 8 and 16 is used for the frequencies 4 MHz, 2 MHz, 1 MHz and 500 kHz respectively Table 28. Typical current consumption in Run mode, code with data processing running from Flash | | | | | Ту | | | | |-----------------|-------------------------------------|--------------------------|-------------------|---------------------|----------------------|------|--| | Symbol | Parameter | Conditions | f <sub>HCLK</sub> | Peripherals enabled | Peripherals disabled | Unit | | | | Supply current in Run | Running from - | 48 MHz | 23.3 | 11.5 | | | | I <sub>DD</sub> | mode from V <sub>DD</sub><br>supply | HSE crystal clock 8 MHz, | 8 MHz | 4.5 | 3.0 | mA | | | | Supply current in Run | code executing | 48 MHz | 158 | 158 | | | | | mode from V <sub>DDA</sub> supply | from Flash | 8 MHz | 2.43 | 2.43 | μΑ | | #### I/O system current consumption The current consumption of the I/O system has two components: static and dynamic. #### I/O static current consumption All the I/Os used as inputs with pull-up generate current consumption when the pin is externally held low. The value of this current consumption can be simply computed by using the pull-up/pull-down resistors values given in *Table 46: I/O static characteristics*. For the output pins, any external pull-down or external load must also be considered to estimate the current consumption. Additional I/O current consumption is due to I/Os configured as inputs if an intermediate voltage level is externally applied. This current consumption is caused by the input Schmitt trigger circuits used to discriminate the input value. Unless this specific configuration is required by the application, this supply current consumption can be avoided by configuring these I/Os in analog mode. This is notably the case of ADC input pins which should be configured as analog inputs. #### Caution: Any floating input pin can also settle to an intermediate voltage level or switch inadvertently, as a result of external electromagnetic noise. To avoid current consumption related to floating pins, they must either be configured in analog mode, or forced internally to a definite digital value. This can be done either by using pull-up/down resistors or by configuring the pins in output mode. #### I/O dynamic current consumption In addition to the internal peripheral current consumption measured previously, the I/Os used by an application also contribute to the current consumption. When an I/O pin switches, it uses the current from the I/O supply voltage to supply the I/O pin circuitry and to charge/discharge the capacitive load (internal or external) connected to the pin: $$I_{SW} = V_{DDIOx} \times f_{SW} \times C$$ where $I_{SW}$ is the current sunk by a switching I/O to charge/discharge the capacitive load V<sub>DDIOx</sub> is the I/O supply voltage f<sub>SW</sub> is the I/O switching frequency C is the total capacitance seen by the I/O pin: C = $C_{INT} + C_{EXT} + C_{S}$ C<sub>S</sub> is the PCB board capacitance including the pad pin. The test pin is configured in push-pull output mode and is toggled by software at a fixed frequency. Table 29. Switching output I/O current consumption | Symbol | Parameter | Conditions <sup>(1)</sup> | I/O toggling<br>frequency (f <sub>SW</sub> ) | Тур | Unit | |-----------------|----------------------------|---------------------------------------------------------------------------------------|----------------------------------------------|-------|------| | | | | 4 MHz | 0.18 | | | | | V <sub>DDIOx</sub> = 3.3 V | 8 MHz | 0.37 | | | | | C <sub>EXT</sub> = 0 pF | 16 MHz | 0.76 | | | | I/O current<br>consumption | $C = C_{INT} + C_{EXT} + C_{S}$ | 24 MHz | 1.39 | | | | | | 48 MHz | 2.188 | | | | | $V_{DDIOx} = 3.3 \text{ V}$ $C_{EXT} = 22 \text{ pF}$ $C = C_{INT} + C_{EXT} + C_{S}$ | 4 MHz | 0.49 | | | I <sub>SW</sub> | | | 8 MHz | 0.94 | mA | | | | | 16 MHz | 2.38 | | | | | INT EXT 0 | 24 MHz | 3.99 | | | | | V <sub>DDIOx</sub> = 3.3 V | 4 MHz | 0.81 | | | | | $C_{EXT} = 47 \text{ pF}$<br>$C = C_{INT} + C_{EXT} + C_{S}$ | 8 MHz | 1.7 | | | | | $C = C_{INT} + C_{EXT} + C_{S}$<br>$C = C_{int}$ | 16 MHz | 3.67 | | <sup>1.</sup> $C_S = 7 pF$ (estimated value). # 6.3.6 Wakeup time from low-power mode The wakeup times given in *Table 30* are the latency between the event and the execution of the first user instruction. The device goes in low-power mode after the WFE (Wait For Event) instruction, in the case of a WFI (Wait For Interruption) instruction, 16 CPU cycles must be added to the following timings due to the interrupt latency in the Cortex M0 architecture. The SYSCLK clock source setting is kept unchanged after wakeup from Sleep mode. During wakeup from Stop or Standby mode, SYSCLK takes the default setting: HSI 8 MHz. The wakeup source from Sleep and Stop mode is an EXTI line configured in event mode. The wakeup source from Standby mode is the WKUP1 pin (PA0). All timings are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 21: General operating conditions*. Typ @VDD = **V**DDA Conditions Unit **Symbol Parameter** Max = 3.3 VWakeup from Stop mode Regulator in run mode 2.8 5 **t**WUSTOP Wakeup from Standby mode 51 twustandby μs 4 SYSCLK Wakeup from Sleep mode twusleep cycles Table 30. Low-power mode wakeup timings #### 6.3.7 External clock source characteristics # High-speed external user clock generated from an external source In bypass mode the HSE oscillator is switched off and the input pin is a standard GPIO. The external clock signal has to respect the I/O characteristics in *Section 6.3.14*. However, the recommended clock input waveform is shown in *Figure 14: High-speed external clock source AC timing diagram*. Table 31. High-speed external user clock characteristics | Symbol | Parameter <sup>(1)</sup> | Min | Тур | Max | Unit | |----------------------|--------------------------------------|------------------------|-----|------------------------|------| | f <sub>HSE_ext</sub> | User external clock source frequency | 1 | 8 | 32 | MHz | | V <sub>HSEH</sub> | OSC_IN input pin high level voltage | 0.7 V <sub>DDIOx</sub> | - | $V_{DDIOx}$ | V | | V <sub>HSEL</sub> | OSC_IN input pin low level voltage | V <sub>SS</sub> | - | 0.3 V <sub>DDIOx</sub> | V | | t <sub>w(HSEH)</sub> | OSC_IN high or low time | 15 | - | - | ns | | t <sub>r(HSE)</sub> | OSC_IN rise or fall time | - | - | 20 | 113 | <sup>1.</sup> Guaranteed by design, not tested in production. 54/96 DocID024849 Rev 2 # Low-speed external user clock generated from an external source In bypass mode the LSE oscillator is switched off and the input pin is a standard GPIO. The external clock signal has to respect the I/O characteristics in *Section 6.3.14*. However, the recommended clock input waveform is shown in *Figure 15*. Table 32. Low-speed external user clock characteristics | Symbol | Parameter <sup>(1)</sup> | Min | Тур | Max | Unit | |------------------------------------------------------------------------|---------------------------------------|------------------------|--------|------------------------|----------| | f <sub>LSE_ext</sub> | User external clock source frequency | - | 32.768 | 1000 | kHz | | V <sub>LSEH</sub> | OSC32_IN input pin high level voltage | 0.7 V <sub>DDIOx</sub> | - | V <sub>DDIOx</sub> | V | | $V_{LSEL}$ | OSC32_IN input pin low level voltage | V <sub>SS</sub> | - | 0.3 V <sub>DDIOx</sub> | <b>V</b> | | $\begin{matrix} t_{w(\text{LSEH})} \\ t_{w(\text{LSEL})} \end{matrix}$ | OSC32_IN high or low time | 450 | - | - | ns | | t <sub>r(LSE)</sub> | OSC32_IN rise or fall time | - | - | 50 | 115 | <sup>1.</sup> Guaranteed by design, not tested in production. Figure 15. Low-speed external clock source AC timing diagram ### High-speed external clock generated from a crystal/ceramic resonator The high-speed external (HSE) clock can be supplied with a 4 to 32 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in Table 33. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). | Symbol | Parameter | Conditions <sup>(1)</sup> | Min <sup>(2)</sup> | Тур | Max <sup>(2)</sup> | Unit | |-------------------------------------|-----------------------------|--------------------------------------------------------------|--------------------|-----|--------------------|------| | f <sub>OSC_IN</sub> | Oscillator frequency | | 4 | 8 | 32 | MHz | | R <sub>F</sub> | Feedback resistor | | - | 200 | - | kΩ | | | | During startup <sup>(3)</sup> | - | - | 8.5 | | | I <sub>DD</sub> | HSE current consumption | $V_{DD}$ = 3.3 V,<br>Rm = 45 $\Omega$ ,<br>CL = 10 pF@8 MHz | - | 0.5 | - | mA | | | | $V_{DD}$ = 3.3 V,<br>Rm = 30 $\Omega$ ,<br>CL = 20 pF@32 MHz | - | 1.5 | - | | | g <sub>m</sub> | Oscillator transconductance | Startup | 10 | - | - | mA/V | | t <sub>SU(HSE)</sub> <sup>(4)</sup> | Startup time | V <sub>DD</sub> is stabilized | - | 2 | - | ms | Table 33. HSE oscillator characteristics For C<sub>L1</sub> and C<sub>L2</sub>, it is recommended to use high-quality external ceramic capacitors in the 5 pF to 20 pF range (Typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator (see Figure 16). C<sub>L1</sub> and C<sub>L2</sub> are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of C<sub>I 1</sub> and C<sub>I 2</sub>. PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing C<sub>L1</sub> and C<sub>L2</sub>. Note: For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com. 56/96 DocID024849 Rev 2 <sup>1.</sup> Resonator characteristics given by the crystal/ceramic resonator manufacturer. <sup>2.</sup> Guaranteed by design, not tested in production. <sup>3.</sup> This consumption level occurs during the first 2/3 of the $t_{\mbox{\scriptsize SU(HSE)}}$ startup time $t_{SU(HSE)}$ is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer Figure 16. Typical application with an 8 MHz crystal 1. $\ \ R_{EXT}$ value depends on the crystal characteristics. ### Low-speed external clock generated from a crystal resonator The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in *Table 34*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). | Table 34. LSE oscillator | characteristics | $(f_{LSF} = 32.768 \text{ kHz})$ | |--------------------------|-----------------|----------------------------------| |--------------------------|-----------------|----------------------------------| | Symbol | Parameter | Conditions <sup>(1)</sup> | Min <sup>(2)</sup> | Тур | Max <sup>(2)</sup> | Unit | |-------------------------------------|-----------------------------------------|-------------------------------------------------|--------------------|-----|--------------------|------| | | LSEDRV[1:0]=00 lower driving capability | - | 0.5 | 0.9 | | | | | LCC current concumption | LSEDRV[1:0]= 01 medium low driving capability | - | - | 1 | | | I <sub>DD</sub> | LSE current consumption | LSEDRV[1:0] = 10 medium high driving capability | - | - | 1.3 | μA | | | | LSEDRV[1:0]=11 higher driving capability | - | - | 1.6 | | | | | LSEDRV[1:0]=00 lower driving capability | 5 | - | - | | | | Oscillator | LSEDRV[1:0]= 01 medium low driving capability | 8 | - | - | μΑ/V | | 9m | g <sub>m</sub> transconductance | LSEDRV[1:0] = 10 medium high driving capability | 15 | - | - | μΑνν | | | | LSEDRV[1:0]=11 higher driving capability | 25 | - | - | | | t <sub>SU(LSE)</sub> <sup>(3)</sup> | Startup time | V <sub>DDIOx</sub> is stabilized | - | 2 | - | s | Refer to the note and caution paragraphs below the table, and to the application note AN2867 "Oscillator design guide for ST microcontrollers". Note: For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com. 58/96 DocID024849 Rev 2 <sup>2.</sup> Guaranteed by design, not tested in production. t<sub>SU(LSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation is reached. This value is measured for a standard crystal and it can vary significantly with the crystal manufacturer Figure 17. Typical application with a 32.768 kHz crystal Note: An external resistor is not required between OSC32\_IN and OSC32\_OUT and it is forbidden to add one. #### 6.3.8 Internal clock source characteristics The parameters given in *Table 35* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 21: General operating conditions*. The provided curves are characterization results, not tested in production. # High-speed internal (HSI) RC oscillator Table 35. HSI oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|----------------------------------|------------------------------|-------------------|-------------------|-------------------|------| | f <sub>HSI</sub> | Frequency | - | - | 8 | - | MHz | | TRIM | HSI user trimming step | - | - | - | 1 <sup>(2)</sup> | % | | DuCy <sub>HSI</sub> | Duty cycle | - | 45 <sup>(2)</sup> | - | 55 <sup>(2)</sup> | % | | ACC | Accuracy of the HSI oscillator | T <sub>A</sub> = -40 to 85°C | - | ±5 | - | % | | ACC <sub>HSI</sub> | (factory calibrated) | T <sub>A</sub> = 25°C | - | ±1 <sup>(3)</sup> | - | % | | t <sub>SU(HSI)</sub> | HSI oscillator startup time | - | 1 <sup>(2)</sup> | - | 2 <sup>(2)</sup> | μs | | I <sub>DDA(HSI)</sub> | HSI oscillator power consumption | - | - | 80 | - | μA | - 1. $V_{DDA}$ = 3.3 V, $T_A$ = -40 to 85°C unless otherwise specified. - 2. Guaranteed by design, not tested in production. - 3. With user calibration. # High-speed internal 14 MHz (HSI14) RC oscillator (dedicated to ADC) Table 36. HSI14 oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------|-------------------------------------------------------|-------------------------------|-------------------|-----|-------------------|------| | f <sub>HSI14</sub> | Frequency | | - | 14 | - | MHz | | TRIM | HSI14 user-trimming step | | - | - | 1 <sup>(2)</sup> | % | | DuCy <sub>(HSI14)</sub> | Duty cycle | | 45 <sup>(2)</sup> | - | 55 <sup>(2)</sup> | % | | ACC <sub>HSI14</sub> | Accuracy of the HSI14 oscillator (factory calibrated) | T <sub>A</sub> = -40 to 85 °C | - | ±5 | | % | | t <sub>su(HSI14)</sub> | HSI14 oscillator startup time | | 1 <sup>(2)</sup> | - | 2 <sup>(2)</sup> | μs | | I <sub>DDA(HSI14)</sub> | HSI14 oscillator power consumption | | - | 100 | - | μΑ | - 1. $V_{DDA}$ = 3.3 V, $T_A$ = -40 to 85 °C unless otherwise specified. - 2. Guaranteed by design, not tested in production. # Low-speed internal (LSI) RC oscillator Table 37. LSI oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Min | Тур | Max | Unit | |--------------------------------------|----------------------------------|-----|------|-----|------| | f <sub>LSI</sub> | Frequency | 30 | 40 | 50 | kHz | | t <sub>su(LSI)</sub> <sup>(2)</sup> | LSI oscillator startup time | - | - | 85 | μs | | I <sub>DDA(LSI)</sub> <sup>(2)</sup> | LSI oscillator power consumption | - | 0.75 | - | μΑ | <sup>1.</sup> $V_{DDA}$ = 3.3 V, $T_{A}$ = -40 to 85 °C unless otherwise specified. # 6.3.9 PLL characteristics The parameters given in *Table 38* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 21: General operating conditions*. Table 38. PLL characteristics | Cumbal | Parameter | | Unit | | | |-----------------------|--------------------------------|-------------------|------|--------------------|-------| | Symbol | Farameter | Min | Тур | Max | Oilit | | f <sub>PLL_IN</sub> | PLL input clock <sup>(1)</sup> | 1 <sup>(2)</sup> | 8.0 | 24 <sup>(2)</sup> | MHz | | | PLL input clock duty cycle | 40 <sup>(2)</sup> | - | 60 <sup>(2)</sup> | % | | f <sub>PLL_OUT</sub> | PLL multiplier output clock | 16 <sup>(2)</sup> | - | 48 | MHz | | t <sub>LOCK</sub> | PLL lock time | - | - | 200 <sup>(2)</sup> | μs | | Jitter <sub>PLL</sub> | Cycle-to-cycle jitter | - | - | 300 <sup>(2)</sup> | ps | <sup>1.</sup> Take care to use the appropriate multiplier factors to obtain PLL input clock values compatible with the range defined by $f_{\text{PLL OUT}}$ . <sup>2.</sup> Guaranteed by design, not tested in production. <sup>2.</sup> Guaranteed by design, not tested in production. # 6.3.10 Memory characteristics #### Flash memory The characteristics are given at $T_A$ = -40 to 85 °C unless otherwise specified. Table 39. Flash memory characteristics | Symbol | Parameter | Conditions | Min | Тур | Max <sup>(1)</sup> | Unit | |--------------------|--------------------------------|--------------------------------|-----|------|--------------------|------| | t <sub>prog</sub> | 16-bit programming time | T <sub>A</sub> = -40 to +85 °C | - | 53.5 | - | μs | | t <sub>ERASE</sub> | Page erase time <sup>(2)</sup> | T <sub>A</sub> = -40 to +85 °C | - | 30 | - | ms | | t <sub>ME</sub> | Mass erase time | T <sub>A</sub> = -40 to +85 °C | - | 30 | - | ms | | | Supply current | Write mode | - | - | 10 | mA | | IDD | | Erase mode | - | - | 12 | mA | | V <sub>prog</sub> | Programming voltage | | 2.4 | - | 3.6 | V | <sup>1.</sup> Guaranteed by design, not tested in production. Table 40. Flash memory endurance and data retention | Symbol | Parameter | Conditions | Min <sup>(1)</sup> | Unit | |------------------|----------------|---------------------------------------------------|--------------------|---------| | N <sub>END</sub> | Endurance | T <sub>A</sub> = -40 to +85 °C | 1 | kcycles | | t <sub>RET</sub> | Data retention | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 85 °C | 20 | Years | <sup>1.</sup> Data based on characterization results, not tested in production. #### 6.3.11 EMC characteristics Susceptibility tests are performed on a sample basis during device characterization. # Functional EMS (electromagnetic susceptibility) While a simple application is executed on the device (toggling 2 LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs: - Electrostatic discharge (ESD) (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard. - FTB: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard. A device reset allows normal operations to be resumed. The test results are given in *Table 41*. They are based on the EMS levels and classes defined in application note AN1709. 62/96 DocID024849 Rev 2 <sup>2.</sup> Page size is 1KB for STM32F030x4/6/8 devices and 2KB for STM32F030xC devices <sup>2.</sup> Cycling performed over the whole temperature range. | Table 41. Line onaractiones | | | | | | | | | |-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-----------------|--|--|--|--|--| | Symbol | Parameter | Conditions | Level/<br>Class | | | | | | | V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance | $V_{DD}$ = 3.3V, LQFP48, $T_A$ = +25 °C, $f_{HCLK}$ = 48 MHz, conforming to IEC 61000-4-2 | 3B | | | | | | | V <sub>EFTB</sub> | Fast transient voltage burst limits to be applied through 100 pF on V <sub>DD</sub> and V <sub>SS</sub> pins to induce a functional disturbance | $V_{DD}$ = 3.3V, LQFP48, $T_A$ = +25°C, $f_{HCLK}$ = 48 MHz, conforming to IEC 61000-4-4 | 4B | | | | | | Table 41, EMS characteristics #### Designing hardened software to avoid noise problems EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular. Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application. #### Software recommendations The software flowchart must include the management of runaway conditions such as: - Corrupted program counter - Unexpected reset - Critical Data corruption (control registers...) #### **Prequalification trials** Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second. To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015). #### Electromagnetic Interference (EMI) The electromagnetic field emitted by the device are monitored while a simple application is executed (toggling 2 LEDs through the I/O ports). This emission test is compliant with IEC 61967-2 standard which specifies the test board and the pin loading. Table 42. EMI characteristics | Symbol Parameter | | Conditions | Monitored | Max vs. [f <sub>HSE</sub> /f <sub>HCLK</sub> ] | Unit | |------------------|------------|------------------------------------------------------------------------------------------------------|------------------|------------------------------------------------|------| | - Cymbor | | | frequency band | 8/48 MHz | | | | Peak level | eak level $V_{DD} = 3.6 \text{ V}, T_A = 25 \text{ °C}, LQFP100 package compliant with IEC 61967-2}$ | 0.1 to 30 MHz | -3 | | | | | | 30 to 130 MHz | 23 | dΒμV | | S <sub>EMI</sub> | | | 130 MHz to 1 GHz | 17 | | | | | | EMI Level | 4 | ı | # 6.3.12 Electrical sensitivity characteristics Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity. #### **Electrostatic discharge (ESD)** Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts × (n+1) supply pins). This test conforms to the JESD22-A114/C101 standard. Table 43. ESD absolute maximum ratings | Symbol | Ratings | Conditions | Packages | Class | Maximum<br>value <sup>(1)</sup> | Unit | |-----------------------|-------------------------------------------------------|----------------------------------------------------------|----------|-------|---------------------------------|------| | V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model) | T <sub>A</sub> = +25 °C, conforming to JESD22-A114 | All | 2 | 2000 | V | | V <sub>ESD(CDM)</sub> | Electrostatic discharge voltage (charge device model) | T <sub>A</sub> = +25 °C, conforming to ANSI/ESD STM5.3.1 | All | II | 500 | V | <sup>1.</sup> Data based on characterization results, not tested in production. #### Static latch-up Two complementary static tests are required on six parts to assess the latch-up performance: - A supply overvoltage is applied to each power supply pin. - A current injection is applied to each input, output and configurable I/O pin. These tests are compliant with EIA/JESD 78A IC latch-up standard. **Table 44. Electrical sensitivities** | Symbol | Parameter | Conditions | Class | |--------|-----------------------|------------------------------------------------|------------| | LU | Static latch-up class | T <sub>A</sub> = +105 °C conforming to JESD78A | II level A | # 6.3.13 I/O current injection characteristics As a general rule, current injection to the I/O pins, due to external voltage below $V_{SS}$ or above $V_{DDIOx}$ (for standard, 3.3 V-capable I/O pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization. ### Functional susceptibility to I/O current injection While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures. The failure is indicated by an out of range parameter: ADC error above a certain limit (higher than 5 LSB TUE), out of conventional limits of induced leakage current on adjacent pins (out of the -5 $\mu$ A/+0 $\mu$ A range) or other functional failure (for example reset occurrence or oscillator frequency deviation). The characterization results are given in Table 45. Negative induced leakage current is caused by negative injection and positive induced leakage current is caused by positive injection. | Symbol | Description | Func<br>suscep | Unit | | | |------------------|--------------------------------------------------------------------------------------------------------------------------|----------------|--------------------|-------|--| | | Description | | Positive injection | Oille | | | | Injected current on BOOT0 and PF1 pins | -0 | NA | | | | | Injected current on PA9, PB3, PB13, PF11 pins with induced leakage current on adjacent pins less than 50 $\mu\mathrm{A}$ | -5 | NA | | | | I <sub>INJ</sub> | Injected current on PA11 and PA12 pins with induced leakage current on adjacent pins less than -1 mA | -5 | NA | mA | | | TINJ | Injected current on all other FT and FTf pins | -5 | NA | | | | | Injected current on PB0 and PB1 pins | -5 | NA | | | | | Injected current on PC0 pin | -0 | +5 | | | | | Injected current on all other TTa, TC and RST pins | -5 | +5 | | | Table 45. I/O current injection susceptibility #### 6.3.14 I/O port characteristics #### General input/output characteristics Unless otherwise specified, the parameters given in *Table 46* are derived from tests performed under the conditions summarized in *Table 21: General operating conditions*. All I/Os are designed as CMOS- and TTL-compliant (except BOOT0). Table 46. I/O static characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------|---------------------------------------------------------|--------------------------------------------------------------------------|------------------------------------------------|--------------------|----------------------------------------------|------| | | | TC and TTa I/O | - | - | 0.3 V <sub>DDIOx</sub> +0.07 <sup>(1)</sup> | | | | | FT and FTf I/O | - | - | 0.475 V <sub>DDIOx</sub> -0.2 <sup>(1)</sup> | | | V <sub>IL</sub> | Low level input voltage | воото | - | - | 0.3 V <sub>DDIOx</sub> -0.3 <sup>(1)</sup> | V | | | | All I/Os except<br>BOOT0 pin | - | - | 0.3 V <sub>DDIOx</sub> | | | | | TC and TTa I/O | 0.445 V <sub>DDIOx</sub> +0.398 <sup>(1)</sup> | - | - | | | | High lovel input | FT and FTf I/O | 0.5 V <sub>DDIOx</sub> +0.2 <sup>(1)</sup> | - | - | | | V <sub>IH</sub> | High level input voltage | воото | 0.2 V <sub>DDIOx</sub> +0.95 <sup>(1)</sup> | - | - | V | | | | All I/Os except<br>BOOT0 pin | 0.7 V <sub>DDIOx</sub> | - | - | | | V <sub>hys</sub> | Schmitt trigger<br>hysteresis | TC and TTa I/O | - | 200 <sup>(1)</sup> | - | | | | | FT and FTf I/O | - | 100 <sup>(1)</sup> | - | mV | | | | воото | - | 300 <sup>(1)</sup> | - | | | | | TC, FT and FTf I/O TTa in digital mode $V_{SS} \le V_{IN} \le V_{DDIOx}$ | - | - | ± 0.1 | | | l <sub>lkg</sub> | Input leakage current <sup>(2)</sup> | TTa in digital mode $V_{DDIOx} \le V_{IN} \le V_{DDA}$ | - | - | 1 | μA | | | Current | TTa in analog mode $V_{SS} \le V_{IN} \le V_{DDA}$ | - | - | ± 0.2 | | | | | FT and FTf I/O $^{(3)}$ $V_{DDIOx} \le V_{IN} \le 5 \text{ V}$ | - | - | 10 | | | R <sub>PU</sub> | Weak pull-up<br>equivalent resistor<br>(4) | $V_{IN} = V_{SS}$ | 25 | 40 | 55 | kΩ | | R <sub>PD</sub> | Weak pull-down<br>equivalent<br>resistor <sup>(4)</sup> | $V_{IN} = V_{DDIOx}$ | 25 | 40 | 55 | kΩ | | C <sub>IO</sub> | I/O pin capacitance | | - | 5 | - | pF | <sup>1.</sup> Data based on design simulation only. Not tested in production. <sup>2.</sup> The leakage could be higher than the maximum value, if negative current is injected on adjacent pins. Refer to *Table 45:* I/O current injection susceptibility. <sup>3.</sup> To sustain a voltage higher than $V_{DDIOx}$ + 0.3 V, the internal pull-up/pull-down resistors must be disabled. <sup>4.</sup> Pull-up and pull-down resistors are designed with a true resistance in series with a switchable PMOS/NMOS. This PMOS/NMOS contribution to the series resistance is minimal (~10% order). All I/Os are CMOS- and TTL-compliant (no software configuration required). Their characteristics cover more than the strict CMOS-technology or TTL parameters. The coverage of these requirements is shown in *Figure 18* for standard I/Os, and in *Figure 19* for 5 V tolerant I/Os. The following curves are design simulation results, not tested in production. Figure 18. TC and TTa I/O input characteristics Figure 19. Five volt tolerant (FT and FTf) I/O input characteristics ### **Output driving current** The GPIOs (general purpose input/outputs) can sink or source up to +/-8 mA, and sink or source up to +/-20 mA (with a relaxed $V_{OL}/V_{OH}$ ). In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in *Section 6.2*: - The sum of the currents sourced by all the I/Os on V<sub>DDIOX</sub>, plus the maximum consumption of the MCU sourced on V<sub>DD</sub>, cannot exceed the absolute maximum rating ΣI<sub>VDD</sub> (see *Table 18: Voltage characteristics*). - The sum of the currents sunk by all the I/Os on V<sub>SS</sub>, plus the maximum consumption of the MCU sunk on V<sub>SS</sub>, cannot exceed the absolute maximum rating ΣI<sub>VSS</sub> (see Table 18: Voltage characteristics). ### **Output voltage levels** Unless otherwise specified, the parameters given in the table below are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 21: General operating conditions*. All I/Os are CMOS- and TTL-compliant (FT, TTa or TC unless otherwise specified). Table 47. Output voltage characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------------------------|---------------------------------------------------------|-------------------------------------------------------------|-------------------------|-----|-------| | V <sub>OL</sub> | Output low level voltage for an I/O pin | I <sub>IO</sub> = 8 mA | - | 0.4 | V | | V <sub>OH</sub> | Output high level voltage for an I/O pin | $V_{\rm DDIOx} \ge 2.7 \text{ V}$ | V <sub>DDIOx</sub> -0.4 | - | \ \ | | V <sub>OL</sub> <sup>(2)</sup> | Output low level voltage for an I/O pin | I <sub>IO</sub> = 20 mA | - | 1.3 | V | | V <sub>OH</sub> <sup>(2)</sup> | Output high level voltage for an I/O pin | V <sub>DDIOx</sub> ≥ 2.7 V | V <sub>DDIOx</sub> -1.3 | - | \ \ \ | | V <sub>OL</sub> <sup>(2)</sup> | Output low level voltage for an I/O pin | I <sub>IO</sub> = 6 mA | - | 0.4 | V | | $V_{OH}^{(2)}$ | Output high level voltage for an I/O pin | IIIOI – O IIIA | V <sub>DDIOx</sub> -0.4 | - | \ \ \ | | V <sub>OLFm+</sub> <sup>(2)</sup> | Output low level voltage for an FTf I/O pin in Fm+ mode | $ I_{IO} = 20 \text{ mA}$<br>$V_{DDIOx} \ge 2.7 \text{ V}$ | - | 0.4 | \ \ | | | i in mode | I <sub>IO</sub> = 10 mA | - | 0.4 | V | The I<sub>IO</sub> current sourced or sunk by the device must always respect the absolute maximum rating specified in *Table 18: Voltage characteristics*, and the sum of the currents sourced or sunk by all the I/Os (I/O ports and control pins) must always respect the absolute maximum ratings ΣI<sub>IO</sub>. #### Input/output AC characteristics The definition and values of input/output AC characteristics are given in *Figure 20* and *Table 48*, respectively. Unless otherwise specified, the parameters given are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 21: General operating conditions*. <sup>2.</sup> Data based on characterization results. Not tested in production. Table 48. I/O AC characteristics<sup>(1)(2)</sup> | OSPEEDRy<br>[1:0] value <sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | | |----------------------------------------|-------------------------|-----------------------------------------------------------------|--------------------------------------------------------------------|-----|-----|------|--| | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(3)</sup> | $C_L = 50 \text{ pF, } V_{DDIOx} \ge 2.4 \text{ V}$ | - | 2 | MHz | | | x0 | t <sub>f(IO)out</sub> | Output fall time | | - | 125 | | | | | t <sub>r(IO)out</sub> | Output rise time | | - | 125 | ns | | | 01 | f <sub>max(IO)out</sub> | Maximum frequency <sup>(3)</sup> | | - | 10 | MHz | | | | t <sub>f(IO)out</sub> | Output fall time | $C_L = 50 \text{ pF}, V_{DDIOx} \ge 2.4 \text{ V}$ | - | 25 | ns | | | | t <sub>r(IO)out</sub> | Output rise time | | - | 25 | 115 | | | | | | C <sub>L</sub> = 30 pF, V <sub>DDIOx</sub> ≥ 2.7 V | - | 50 | | | | | f <sub>max(IO)out</sub> | out Maximum frequency <sup>(3)</sup> | $C_L$ = 50 pF, $V_{DDIOX} \ge 2.7 \text{ V}$ | - | 30 | MHz | | | | | | $C_L$ = 50 pF, 2.4 V $\leq$ V <sub>DDIOx</sub> $<$ 2.7 V | - | 20 | | | | | | | C <sub>L</sub> = 30 pF, V <sub>DDIOx</sub> ≥ 2.7 V | - | 5 | | | | 11 | t <sub>f(IO)out</sub> | Output fall time | C <sub>L</sub> = 50 pF, V <sub>DDIOx</sub> ≥ 2.7 V | - | 8 | | | | | | | $C_L = 50 \text{ pF}, 2.4 \text{ V} \le V_{DDIOX} < 2.7 \text{ V}$ | - | 12 | ns | | | | | | C <sub>L</sub> = 30 pF, V <sub>DDIOx</sub> ≥ 2.7 V | - | 5 | 115 | | | | t <sub>r(IO)out</sub> | Output rise time | C <sub>L</sub> = 50 pF, V <sub>DDIOx</sub> ≥ 2.7 V | - | 8 | | | | | | | $C_L$ = 50 pF, 2.4 V $\leq$ V <sub>DDIOX</sub> $<$ 2.7 V | - | 12 | | | | Fm+ | f <sub>max(IO)out</sub> | Maximum frequency <sup>(3)</sup> | | - | 2 | MHz | | | configuration (4) | t <sub>f(IO)out</sub> | Output fall time | C <sub>L</sub> = 50 pF, V <sub>DDIOx</sub> ≥ 2.4 V | - | 12 | no | | | (4) | t <sub>r(IO)out</sub> | Output rise time | | - | 34 | ns | | | | t <sub>EXTIpw</sub> | Pulse width of external signals detected by the EXTI controller | | 10 | - | ns | | The I/O speed is configured using the OSPEEDRx[1:0] bits. Refer to the STM32F0xxxx RM0360 reference manual for a description of GPIO Port configuration register. 70/96 DocID024849 Rev 2 <sup>2.</sup> Guaranteed by design, not tested in production. <sup>3.</sup> The maximum frequency is defined in Figure 20. <sup>4.</sup> When Fm+ configuration is set, the I/O speed control is bypassed. Refer to the STM32F0xxxx reference manual RM0360 for a detailed description of Fm+ I/O configuration. Figure 20. I/O AC characteristics definition # 6.3.15 NRST pin characteristics The NRST pin input driver uses the CMOS technology. It is connected to a permanent pull-up resistor, $R_{\text{PU}}$ . Unless otherwise specified, the parameters given in the table below are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 21: General operating conditions*. | Table 101 H. C. Pill Glianacteriones | | | | | | | |--------------------------------------|-------------------------------------------------|-----------------------------|---------------------------------------------|-----|------------------------------------------|------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | V <sub>IL(NRST)</sub> | NRST input low level voltage | - | - | - | 0.3 V <sub>DD</sub> +0.07 <sup>(1)</sup> | V | | V <sub>IH(NRST)</sub> | NRST input high level voltage | - | 0.445 V <sub>DD</sub> +0.398 <sup>(1)</sup> | - | - | | | V <sub>hys(NRST)</sub> | NRST Schmitt trigger voltage hysteresis | - | - | 200 | - | mV | | R <sub>PU</sub> | Weak pull-up equivalent resistor <sup>(2)</sup> | $V_{IN} = V_{SS}$ | 25 | 40 | 55 | kΩ | | V <sub>F(NRST)</sub> | NRST input filtered pulse | | - | - | 100 <sup>(1)</sup> | ns | | V <sub>NF(NRST)</sub> | NRST input not filtered pulse | 2.7 < V <sub>DD</sub> < 3.6 | 300 <sup>(3)</sup> | - | - | - ns | | | | 2.4 < V <sub>DD</sub> < 3.6 | 500 <sup>(3)</sup> | _ | - | | Table 49. NRST pin characteristics <sup>1.</sup> Data based on design simulation only. Not tested in production. <sup>2.</sup> The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance is minimal (~10% order). <sup>3.</sup> Data based on design simulation only. Not tested in production. Figure 21. Recommended NRST pin protection - 1. The external capacitor protects the device against parasitic resets. - 2. The user must ensure that the level on the NRST pin can go below the $V_{IL(NRST)}$ max level specified in Table 49: NRST pin characteristics. Otherwise the reset will not be taken into account by the device. 477 72/96 DocID024849 Rev 2 ## 6.3.16 12-bit ADC characteristics Unless otherwise specified, the parameters given in *Table 50* are preliminary values derived from tests performed under ambient temperature, $f_{PCLK}$ frequency and $V_{DDA}$ supply voltage conditions summarized in *Table 21: General operating conditions*. Note: It is recommended to perform a calibration after each power-up. Table 50. ADC characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------------|-----------------------------------------------|------------------------------------------------|---------------------------------------------------|-------|---------------------------------------------------|----------------------------| | V <sub>DDA</sub> | Analog supply voltage for ADC ON | - | - 2.4 - | | 3.6 | V | | I <sub>DDA (ADC)</sub> | Current consumption of the ADC <sup>(1)</sup> | V <sub>DD</sub> = V <sub>DDA</sub> = 3.3 V | - | 0.9 | - | mA | | f <sub>ADC</sub> | ADC clock frequency | - | 0.6 | - | 14 | MHz | | f <sub>S</sub> <sup>(2)</sup> | Sampling rate | - | 0.05 | - | 1 | MHz | | f <sub>TRIG</sub> (2) | External trigger frequency | f <sub>ADC</sub> = 14 MHz | - | - | 823 | kHz | | TRIG` ' | External trigger frequency | - | - | - | 17 | 1/f <sub>ADC</sub> | | V <sub>AIN</sub> | Conversion voltage range | - | 0 | - | V <sub>DDA</sub> | V | | R <sub>AIN</sub> <sup>(2)</sup> | External input impedance | See Equation 1 and Table 51 for details | - | - | 50 | kΩ | | R <sub>ADC</sub> <sup>(2)</sup> | Sampling switch resistance | - | - | - | 1 | kΩ | | C <sub>ADC</sub> <sup>(2)</sup> | Internal sample and hold capacitor | - | - | - | 8 | pF | | <b>4</b> (2) | Calibration time | f <sub>ADC</sub> = 14 MHz | 5.9 | | | μs | | t <sub>CAL</sub> <sup>(2)</sup> | Cambration time | - | | 83 | | 1/f <sub>ADC</sub> | | | | ADC clock = HSI14 | 1.5 ADC<br>cycles + 2<br>f <sub>PCLK</sub> cycles | - | 1.5 ADC<br>cycles + 3<br>f <sub>PCLK</sub> cycles | | | W <sub>LATENCY</sub> <sup>(2)</sup> | ADC_DR register write latency | ADC clock = PCLK/2 | - | 4.5 | - | f <sub>PCLK</sub><br>cycle | | | | ADC clock = PCLK/4 | - | 8.5 | - | f <sub>PCLK</sub><br>cycle | | | | $f_{ADC} = f_{PCLK}/2 = 14 \text{ MHz}$ | | 0.196 | | μs | | | | f <sub>ADC</sub> = f <sub>PCLK</sub> /2 | | 5.5 | | 1/f <sub>PCLK</sub> | | t <sub>latr</sub> (2) | Trigger conversion latency | $f_{ADC} = f_{PCLK}/4 = 12 \text{ MHz}$ | | 0.219 | | μs | | | | $f_{ADC} = f_{PCLK}/4$ | | 10.5 | | 1/f <sub>PCLK</sub> | | | | f <sub>ADC</sub> = f <sub>HSI14</sub> = 14 MHz | 0.188 | - | 0.259 | μs | | Jitter <sub>ADC</sub> | ADC jitter on trigger conversion | f <sub>ADC</sub> = f <sub>HSI14</sub> | - | 1 | - | 1/f <sub>HSI14</sub> | | t <sub>S</sub> <sup>(2)</sup> | Sampling time | f <sub>ADC</sub> = 14 MHz | 0.107 | - | 17.1 | μs | | <b>'</b> S' ' | Camping and | | 1.5 | - | 239.5 | 1/f <sub>ADC</sub> | Electrical characteristics STM32F030x4/6/8/C | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------------------|---------------------------|---------------------------|---------------------------------------------|-----|-----|--------------------| | t <sub>STAB</sub> (2) | Power-up time | | 0 | 0 | 1 | μs | | | Total conversion time | f <sub>ADC</sub> = 14 MHz | 1 - 18 | | 18 | μs | | t <sub>CONV</sub> <sup>(2)</sup> | (including sampling time) | | 14 to 252 (t <sub>S</sub> fo successive app | | | 1/f <sub>ADC</sub> | Table 50. ADC characteristics (continued) $$\begin{aligned} & \textbf{Equation 1: R}_{\textbf{AIN}} \underset{T_{S}}{\text{max formula}} \\ & R_{\textbf{AIN}} \! < \! \frac{T_{S}}{f_{\textbf{ADC}} \! \times C_{\textbf{ADC}} \! \times \textbf{In}(2^{N+2})} \! - R_{\textbf{ADC}} \end{aligned}$$ The formula above (Equation 1) is used to determine the maximum external impedance allowed for an error below 1/4 of LSB. Here N = 12 (from 12-bit resolution). $R_{AIN}$ max $(k\Omega)^{(1)}$ T<sub>s</sub> (cycles) t<sub>S</sub> (µs) 1.5 0.11 0.4 7.5 0.54 5.9 13.5 0.96 11.4 28.5 2.04 25.2 41.5 2.96 37.2 55.5 3.96 50 71.5 5.11 NA 239.5 17.1 NA Table 51. $R_{AIN}$ max for $f_{ADC}$ = 14 MHz <sup>1.</sup> Guaranteed by design, not tested in production. | Table | <b>52</b> . | <b>ADC</b> | accuracy <sup>(1)(2)(3)</sup> | |-------|-------------|------------|-------------------------------| |-------|-------------|------------|-------------------------------| | Symbol | Parameter | Test conditions | Тур | Max <sup>(4)</sup> | Unit | |--------|------------------------------|---------------------------------------------------------------------|------|--------------------|------| | ET | Total unadjusted error | | ±3.3 | ±4 | | | EO | Offset error | f <sub>PCLK</sub> = 48 MHz, | ±1.9 | ±2.8 | | | EG | Gain error | $f_{ADC}$ = 14 MHz, $R_{AIN}$ < 10 kΩ<br>$V_{DDA}$ = 2.7 V to 3.6 V | ±2.8 | ±3 | LSB | | ED | Differential linearity error | $T_A = -40 \text{ to } 85 \text{ °C}$ | ±0.7 | ±1.3 | | | EL | Integral linearity error | | ±1.2 | ±1.7 | | <sup>1.</sup> ADC DC accuracy values are measured after internal calibration. Any positive injection current within the limits specified for I<sub>INJ(PIN)</sub> and ΣI<sub>INJ(PIN)</sub> in Section 6.3.14 does not affect the ADC accuracy. 74/96 DocID024849 Rev 2 During conversion of the sampled value (12.5 x ADC clock period), an additional consumption of 100 μA on I<sub>DD</sub> and 60 μA on I<sub>DD</sub> should be taken into account. <sup>2.</sup> Guaranteed by design, not tested in production. ADC Accuracy vs. Negative Injection Current: Injecting negative current on any of the standard (non-robust) analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to standard analog pins which may potentially inject negative current. - 3. Better performance may be achieved in restricted V<sub>DDA</sub>, frequency and temperature ranges. - 4. Data based on characterization results, not tested in production. Figure 22. ADC accuracy characteristics Figure 23. Typical connection diagram using the ADC - 1. Refer to Table 50: ADC characteristics for the values of R<sub>AIN</sub>, R<sub>ADC</sub> and C<sub>ADC</sub>. - C<sub>parasitic</sub> represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 7 pF). A high C<sub>parasitic</sub> value will downgrade conversion accuracy. To remedy this, f<sub>ADC</sub> should be reduced. Electrical characteristics STM32F030x4/6/8/C #### General PCB design guidelines Power supply decoupling should be performed as shown in *Figure 12: Power supply scheme*. The 10 nF capacitor should be ceramic (good quality) and it should be placed as close as possible to the chip. ## 6.3.17 Temperature sensor characteristics ADC sampling time when reading the **Symbol Parameter** Min Max Unit Typ $T_{I}^{(1)}$ V<sub>SENSE</sub> linearity with temperature °C ± 1 ±2 Avg Slope<sup>(1)</sup> 4.3 4.6 mV/°C Average slope 4.0 $V_{30}$ Voltage at 30 °C (± 5 °C)(2) 1.34 1.43 1.52 $t_{START}^{(1)}$ 4 10 Startup time μs 4 Table 53. TS characteristics temperature $t_{S\_temp}^{(1)}$ #### 6.3.18 Timer characteristics The parameters given in the following tables are guaranteed by design. Refer to Section 6.3.14: I/O port characteristics for details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output). | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------------|-------------------------|-------------------------------|--------|-------------------------|----------------------| | t (TIM) | Timer resolution time | | 1 | - | t <sub>TIMxCLK</sub> | | <sup>t</sup> res(TIM) | Timer resolution time | f <sub>TIMxCLK</sub> = 48 MHz | 20.8 | - | ns | | f | Timer external clock | | 0 | f <sub>TIMxCLK</sub> /2 | MHz | | f <sub>EXT</sub> | frequency on CH1 to CH4 | f <sub>TIMxCLK</sub> = 48 MHz | 0 | 24 | MHz | | Res <sub>TIM</sub> | Timer resolution | TIMx | - | 16 | bit | | tcounter | 16-bit counter clock | | 1 | 65536 | t <sub>TIMxCLK</sub> | | COUNTER | period | f <sub>TIMxCLK</sub> = 48 MHz | 0.0208 | 1365 | μs | | t | Maximum possible count | | - | 65536 × 65536 | t <sub>TIMxCLK</sub> | | t <sub>MAX_COUNT</sub> | with 32-bit counter | f <sub>TIMxCLK</sub> = 48 MHz | - | 89.48 | s | Table 54. TIMx characteristics μs <sup>1.</sup> Guaranteed by design, not tested in production. <sup>2.</sup> Measured at $V_{DDA}$ = 3.3 V $\pm$ 10 mV. The $V_{30}$ ADC conversion result is stored in the TS\_CAL1 byte. Refer to *Table 3: Temperature sensor calibration values*. | Prescaler divider | PR[2:0] bits | Min timeout RL[11:0]=<br>0x000 | Max timeout RL[11:0]=<br>0xFFF | Unit | |-------------------|--------------|--------------------------------|--------------------------------|------| | /4 | 0 | 0.1 | 409.6 | | | /8 | 1 | 0.2 | 819.2 | | | /16 | 2 | 0.4 | 1638.4 | | | /32 | 3 | 0.8 | 3276.8 | ms | | /64 | 4 | 1.6 | 6553.6 | | | /128 | 5 | 3.2 | 13107.2 | | | /256 | 6 or 7 | 6.4 | 26214.4 | | Table 55. IWDG min/max timeout period at 40 kHz (LSI)<sup>(1)</sup> These timings are given for a 40 kHz clock but the microcontroller internal RC frequency can vary from 30 to 60 kHz. Moreover, given an exact RC oscillator frequency, the exact timings still depend on the phasing of the APB interface clock versus the LSI clock so that there is always a full RC period of uncertainty. | Table del 17772 millimax ambout value at 40 million (1 del 1) | | | | | | | | | |---------------------------------------------------------------|---|-------------------|-------------------|------|--|--|--|--| | Prescaler WDGTB | | Min timeout value | Max timeout value | Unit | | | | | | 1 | 0 | 0.0853 | 5.4613 | | | | | | | 2 | 1 | 0.1706 | 10.9226 | me | | | | | | 4 | 2 | 0.3413 | 21.8453 | ms | | | | | | 8 | 3 | 0.6826 | 43.6906 | | | | | | Table 56. WWDG min/max timeout value at 48 MHz (PCLK) ### 6.3.19 Communication interfaces ## I<sup>2</sup>C interface characteristics The I2C interface meets the timings requirements of the I<sup>2</sup>C-bus specification and user manual rev. 0.3 for: - Standard-mode (Sm): with a bit rate up to 100 kbit/s - Fast-mode (Fm): with a bit rate up to 400 kbit/s - Fast-mode Plus (Fm+): with a bit rate up to 1 Mbit/s. The I2C timings requirements are guaranteed by design when the I2C peripheral is properly configured (refer to Reference manual). The SDA and SCL I/O requirements are met with the following restrictions: the SDA and SCL I/O pins are not "true" open-drain. When configured as open-drain, the PMOS connected between the I/O pin and $V_{\rm DDIOx}$ is disabled, but is still present. Only FTf I/O pins support Fm+ low level output current maximum requirement. Refer to Section 6.3.14: I/O port characteristics for the I2C I/Os characteristics. All I2C SDA and SCL I/Os embed an analog filter. Refer to the table below for the analog filter characteristics: Electrical characteristics STM32F030x4/6/8/C Table 57. I2C analog filter characteristics<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |-----------------|------------------------------------------------------------------------|-------------------|--------------------|------| | t <sub>AF</sub> | Maximum pulse width of spikes that are suppressed by the analog filter | 50 <sup>(2)</sup> | 260 <sup>(3)</sup> | ns | - 1. Guaranteed by design, not tested in production. - 2. Spikes with widths below t<sub>AF(min)</sub> are filtered. - 3. Spikes with widths above $t_{AF(max)}$ are not filtered #### **SPI** characteristics Unless otherwise specified, the parameters given in *Table 58* for SPI are derived from tests performed under the ambient temperature, f<sub>PCLKx</sub> frequency and supply voltage conditions summarized in *Table 21: General operating conditions*. Refer to Section 6.3.14: I/O port characteristics for more details on the input/output alternate function characteristics. Table 58. SPI characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | |----------------------------------------------|---------------------------------------------------------------|-------------------------------------------------------|-------------|-------------|-------| | f <sub>SCK</sub> | SPI clock frequency | Master mode | | 18 | MHz | | 1/t <sub>c(SCK)</sub> | SFI Clock frequency | Slave mode | - | 18 | IVITZ | | t <sub>r(SCK)</sub><br>t <sub>f(SCK)</sub> | SPI clock rise and fall time | Capacitive load: C = 15 pF | - | 6 | ns | | t <sub>su(NSS)</sub> | NSS setup time | Slave mode | 4Tpclk | - | | | t <sub>h(NSS)</sub> | NSS hold time | Slave mode | 2Tpclk + 10 | - | | | t <sub>w(SCKH)</sub><br>t <sub>w(SCKL)</sub> | SCK high and low time | Master mode, f <sub>PCLK</sub> = 36 MHz,<br>presc = 4 | Tpclk/2 -2 | Tpclk/2 + 1 | | | t <sub>su(MI)</sub> | t <sub>su(MI)</sub> t <sub>su(SI)</sub> Data input setup time | Master mode | 4 | - | | | . ' ' | | Slave mode | 5 | - | | | t <sub>h(MI)</sub> | Data input hold time | Master mode | 4 | - | | | t <sub>h(SI)</sub> | Data input hold time | Slave mode | 5 | - | ns | | t <sub>a(SO)</sub> <sup>(2)</sup> | Data output access time | Slave mode, f <sub>PCLK</sub> = 20 MHz | 0 | 3Tpclk | | | t <sub>dis(SO)</sub> <sup>(3)</sup> | Data output disable time | Slave mode | 0 | 18 | | | t <sub>v(SO)</sub> | Data output valid time | Slave mode (after enable edge) | - | 22.5 | | | t <sub>v(MO)</sub> | Data output valid time | Master mode (after enable edge) | - | 6 | | | t <sub>h(SO)</sub> | Data output hold time | Slave mode (after enable edge) | 11.5 | - | | | t <sub>h(MO)</sub> | Todia output noid time | Master mode (after enable edge) | 2 | - | | | DuCy(SCK) | SPI slave input clock duty cycle | Slave mode | 25 | 75 | % | <sup>1.</sup> Data based on characterization results, not tested in production. 78/96 DocID024849 Rev 2 <sup>2.</sup> Min time is for the minimum time to drive the output and the max time is for the maximum time to validate the data. <sup>3.</sup> Min time is for the minimum time to invalidate the output and the max time is for the maximum time to put the data in Hi-Z Figure 24. SPI timing diagram - slave mode and CPHA = 0 1. Measurement points are done at CMOS levels: 0.3 $V_{DD}$ and 0.7 $V_{DD}$ . Electrical characteristics STM32F030x4/6/8/C Figure 26. SPI timing diagram - master mode 1. Measurement points are done at CMOS levels: 0.3 $V_{\rm DD}$ and 0.7 $V_{\rm DD}$ . ## 7 Package characteristics ## 7.1 Package mechanical data In order to meet environmental requirements, ST offers these devices in different grades of $\mathsf{ECOPACK}^{\textcircled{B}}$ packages, depending on their level of environmental compliance. $\mathsf{ECOPACK}^{\textcircled{B}}$ specifications, grade definitions and product status are available at: $\mathit{www.st.com}$ . $\mathsf{ECOPACK}^{\textcircled{B}}$ is an ST trademark. Figure 27. LQFP64 - 10 x 10 mm 64 pin low-profile quad flat package outline 1. Drawing is not to scale. Table 59. LQFP64 - 10 x 10 mm low-profile quad flat package mechanical data | Symbol | millimeters | | | | inches <sup>(1)</sup> | | |--------|-------------|--------|--------|--------|-----------------------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | А | - | - | 1.600 | - | - | 0.0630 | | A1 | 0.050 | - | 0.150 | 0.0020 | - | 0.0059 | | A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 | | b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 | | С | 0.090 | | 0.200 | 0.0035 | - | 0.0079 | | D | 11.800 | 12.000 | 12.200 | 0.4646 | 0.4724 | 0.4803 | | D1 | 9.800 | 10.000 | 10.200 | 0.3858 | 0.3937 | 0.4016 | Table 59. LQFP64 - 10 x 10 mm low-profile quad flat package mechanical data (continued) | Counch of | millimeters | | | inches <sup>(1)</sup> | | | |-----------|-------------|--------|--------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | D3 | - | 7.500 | - | - | 0.2953 | - | | Е | 11.800 | 12.000 | 12.200 | 0.4646 | 0.4724 | 0.4803 | | E1 | 9.800 | 10.000 | 10.200 | 0.3858 | 0.3937 | 0.4016 | | E3 | - | 7.500 | - | - | 0.2953 | - | | е | - | 0.500 | - | - | 0.0197 | - | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | | L1 | - | 1.000 | - | - | 0.0394 | - | | ccc | - | - | 0.080 | - | - | 0.0031 | | K | 0° | 3.5° | 7° | 0° | 3.5° | 7° | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 28. LQFP64 recommended footprint 12.7 10.3 12.7 10.3 11.2 12.7 12.7 12.7 12.7 13.3 14999e 1. Dimensions are in millimeters. #### **Device marking for LQFP64** The following figure shows the device marking for the LQFP64 package. Revision code R Product identification (1) RCTL Date code MSv36475V1 Figure 29. LQFP64 marking example (package top view) 1. Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity. Figure 30. LQFP48 - 7 mm x 7 mm, 48 pin low-profile quad flat package outline 1. Drawing is not to scale. Table 60. LQFP48 - 7 mm x 7 mm low-profile quad flat package mechanical data | Count al | millimeters | | | inches <sup>(1)</sup> | | | |----------|-------------|-------|-------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | Α | | - | 1.600 | - | - | 0.0630 | | A1 | 0.050 | - | 0.150 | 0.0020 | - | 0.0059 | | A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 | | b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 | | С | 0.090 | - | 0.200 | 0.0035 | - | 0.0079 | | D | 8.800 | 9.000 | 9.200 | 0.3465 | 0.3543 | 0.3622 | | D1 | 6.800 | 7.000 | 7.200 | 0.2677 | 0.2756 | 0.2835 | | D3 | - | 5.500 | - | - | 0.2165 | - | | E | 8.800 | 9.000 | 9.200 | 0.3465 | 0.3543 | 0.3622 | | E1 | 6.800 | 7.000 | 7.200 | 0.2677 | 0.2756 | 0.2835 | Table 60. LQFP48 - 7 mm x 7 mm low-profile quad flat package mechanical data (continued) | Coursels al | millimeters | | | inches <sup>(1)</sup> | | | | |-------------|-------------|-------|-------|-----------------------|--------|--------|--| | Symbol | Min | Тур | Max | Min | Тур | Max | | | E3 | - | 5.500 | - | - | 0.2165 | - | | | е | - | 0.500 | - | - | 0.0197 | - | | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | | | L1 | - | 1.000 | - | - | 0.0394 | - | | | ccc | - | - | 0.080 | - | - | 0.0031 | | | K | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. 1. Dimensions are in millimeters. 86/96 #### **Device marking for LQFP48** The following figure shows the device marking for the LQFP48 package. Product identification (1) STM32F D3DCCTL Date code Revision code MSv36476V1 Figure 32. LQFP48 marking example (package top view) Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity. Figure 33. LQFP32 - 7 x 7mm 32-pin low-profile quad flat package outline 1. Drawing is not to scale. Table 61. LQFP32 - 7 x 7mm 32-pin low-profile quad flat package mechanical data | Cumbal | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------------|-------|-------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | A | | | 1.600 | | | 0.0630 | | A1 | 0.050 | | 0.150 | 0.0020 | | 0.0059 | | A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 | | b | 0.300 | 0.370 | 0.450 | 0.0118 | 0.0146 | 0.0177 | | С | 0.090 | | 0.200 | 0.0035 | | 0.0079 | | D | 8.800 | 9.000 | 9.200 | 0.3465 | 0.3543 | 0.3622 | **57**/ Table 61. LQFP32 - 7 x 7mm 32-pin low-profile quad flat package mechanical data (continued) | Cumbal | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------------|-------|-------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | D1 | 6.800 | 7.000 | 7.200 | 0.2677 | 0.2756 | 0.2835 | | D3 | | 5.600 | | | 0.2205 | | | E | 8.800 | 9.000 | 9.200 | 0.3465 | 0.3543 | 0.3622 | | E1 | 6.800 | 7.000 | 7.200 | 0.2677 | 0.2756 | 0.2835 | | E3 | | 5.600 | | | 0.2205 | | | е | | 0.800 | | | 0.0315 | | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | | L1 | | 1.000 | | | 0.0394 | | | k | 0.0° | 3.5° | 7.0° | 0.0° | 3.5° | 7.0° | | ccc | | | 0.100 | | | 0.0039 | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 34. LQFP32 recommended footprint 9.70 9.70 5V\_FP\_V2 - 1. Drawing is not to scale. - Dimensions are in millimeters. #### **Device marking for LQFP32** The following figure shows the device marking for the LQFP32 package. Product identification (1) STM32F Date code Pin 1 identification Revision code MSv36477V1 Figure 35. LQFP32 marking example (package top view) Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity. Figure 36. TSSOP20 - 20-pin thin shrink small outline 1. Drawing is not to scale. Table 62. TSSOP20 - 20-pin thin shrink small outline package mechanical data | Symbol | millimeters | | | inches <sup>(1)</sup> | | | | |-------------------|-------------|------|------|-----------------------|--------|--------|--| | Symbol | Min | Тур | Max | Min | Тур | | | | А | | - | 1.2 | - | - | 0.0472 | | | A1 | 0.05 | - | 0.15 | 0.002 | - | 0.0059 | | | A2 | 0.8 | 1 | 1.05 | 0.0315 | 0.0394 | 0.0413 | | | b | 0.19 | | 0.3 | 0.0075 | - | 0.0118 | | | С | 0.09 | | 0.2 | 0.0035 | - | 0.0079 | | | D <sup>(2)</sup> | 6.4 | 6.5 | 6.6 | 0.252 | 0.2559 | 0.2598 | | | Е | 6.2 | 6.4 | 6.6 | 0.2441 | 0.252 | 0.2598 | | | E1 <sup>(3)</sup> | 4.3 | 4.4 | 4.5 | 0.1693 | 0.1732 | 0.1772 | | | е | - | 0.65 | - | - | 0.0256 | - | | | L | 0.45 | 0.6 | 0.75 | 0.0177 | 0.0236 | 0.0295 | | | L1 | - | 1 | - | - | 0.0394 | - | | | k | 0.0° | - | 8.0° | 0.0° | - | 8.0° | | | aaa | - | - | 0.1 | - | - | 0.0039 | | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Dimension "E1" does not include interlead flash or protrusions. Interlead flash or protrusions shall not exceed 0.25mm per side. <sup>2.</sup> Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusions or gate burrs shall not exceed 0.15mm per side. Figure 37. TSSOP20 recommended footprint 1. Dimensions are in millimeters. #### **Device marking for TSSOP20** The following figure shows the device marking for the TSSOP20 package. Figure 38. TSSOP20 marking example (package top view) Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity. 577 ## 7.2 Thermal characteristics The maximum chip junction temperature (T<sub>J</sub>max) must never exceed the values given in *Table 21: General operating conditions*. The maximum chip-junction temperature, $T_J$ max, in degrees Celsius, may be calculated using the following equation: $$T_J \max = T_A \max + (P_D \max x \Theta_{JA})$$ #### Where: - T<sub>A</sub> max is the maximum ambient temperature in °C, - $\Theta_{JA}$ is the package junction-to-ambient thermal resistance, in °C/W, - $P_D$ max is the sum of $P_{INT}$ max and $P_{I/O}$ max ( $P_D$ max = $P_{INT}$ max + $P_{I/O}$ max), - P<sub>INT</sub> max is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in Watts. This is the maximum chip internal power. P<sub>I/O</sub> max represents the maximum power dissipation on output pins where: $$P_{I/O} \max = \sum (V_{OL} \times I_{OL}) + \sum ((V_{DD} - V_{OH}) \times I_{OH}),$$ taking into account the actual $V_{OL}$ / $I_{OL}$ and $V_{OH}$ / $I_{OH}$ of the I/Os at low and high level in the application. | Symbol | Parameter | Value | Unit | |---------------------------------------|------------------------------------------------------------------|-------|------| | Ε L C<br>Th<br>L C<br>Th<br>L C<br>Th | Thermal resistance junction-ambient<br>LQFP64 - 10 mm x 10 mm | 44 | °C/W | | | Thermal resistance junction-ambient<br>LQFP48 - 7 mm x 7 mm | 55 | | | | Thermal resistance junction-ambient<br>LQFP32 - 7 mm x 7 mm | 56 | | | | Thermal resistance junction-ambient<br>TSSOP20 - 6.5 mm x 6.4 mm | 76 | | Table 63. Package thermal characteristics #### 7.2.1 Reference document JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions - Natural Convection (Still Air). Available from www.jedec.org Part numbering STM32F030x4/6/8/C ## 8 Part numbering For a list of available options (memory, package, and so on) or for further information on any aspect of this device, please contact your nearest ST sales office. **57**/ TR = tape and reel STM32F030x4/6/8/C Revision history # 9 Revision history Table 65. Document revision history | Date | Revision | Changes | |---------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 04-Jul-2013 1 | | Initial release. | | 15-Jan-2015 | 2 | Extended the applicability to STM32F030xC. Updated: - Features and Table 1: Device summary - Section 2: Description - Table 2: STM32F030x4/6/8/C family device features and peripheral counts - Table 1: Block diagram - Section 3.2: Memories - Section 3.7: General-purpose inputs/outputs (GPIOs) - Section 3.14: Universal synchronous/asynchronous receiver transmitters (USART) - Table 11: STM32F030x4/6/8/C pin definitions - Table 12: Alternate functions selected through GPIOA_AFR registers for port A - Table 13: Alternate functions selected through GPIOB_AFR registers for port B - Table 14: Alternate functions selected through GPIOC_AFR registers for port C - Table 15: Alternate functions selected through GPIOD_AFR registers for port D - Table 16: Alternate functions selected through GPIOF_AFR registers for port F - Section 6.3.11: EMC characteristics - Section 8: Part numbering Added device marking examples: - Figure 29: LQFP64 marking example (package top view) - Figure 35: LQFP32 marking example (package top view) - Figure 38: TSSOP20 marking example (package top view) - Figure 38: TSSOP20 marking example (package top view) | #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2015 STMicroelectronics - All rights reserved